MAGNETIC RECORDING CIRCUITS

Ian H. Graham

Mr. Graham is presently the Senior Staff Scientist to the Recording Technology Center of the MEMOREX CORPORATION, Santa Clara, CA. 95052
The author wishes to thank the MEMOREX Corporation for their encouragement and support without which this book may never have been written.

Ian H. Graham
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Pages</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTRODUCTION</td>
<td>1.1 - 1.10</td>
</tr>
<tr>
<td>THE HEAD STRUCTURE (General)</td>
<td>2.1 - 2.9</td>
</tr>
<tr>
<td>DISC - TAPE STRUCTURE (General</td>
<td>3.1 - 3.5</td>
</tr>
<tr>
<td>HEAD CIRCUIT</td>
<td>4.1 - 4.6</td>
</tr>
<tr>
<td>HEAD PERFORMANCE</td>
<td>5.1 - 5.16B</td>
</tr>
<tr>
<td>WRITE CIRCUITS</td>
<td>6.1 - 6.25</td>
</tr>
<tr>
<td>READ PREAMPLIFIERS</td>
<td>7.1 - 7.27</td>
</tr>
<tr>
<td>MATRIX CIRCUITS</td>
<td>8.1 - 8.11</td>
</tr>
<tr>
<td>SAFETY CIRCUITS</td>
<td>9.1 - 9.25</td>
</tr>
<tr>
<td>DATA DETECTORS</td>
<td>10.1 - 10.34</td>
</tr>
<tr>
<td>LINEAR AMPLIFIERS</td>
<td>11.1 - 11.44</td>
</tr>
<tr>
<td>DATA CLOCKING, PHASE LOCKED LOOPS</td>
<td>12.1 - 12.46</td>
</tr>
<tr>
<td>DATA RECORDING CODES</td>
<td>13.1 - 13.30</td>
</tr>
<tr>
<td>RECORDING CHANNEL TESTING</td>
<td>14.1 - 14.15</td>
</tr>
</tbody>
</table>
### Period | Reading Assignment
--- | ---
1 | General Head-Disc Performance  
Pages 1.1 thru 3.5  
and 5.1 thru 5.16B
2 | Write Circuits  
Pages 4.1 thru 4.6  
and 6.1 thru 6.25
3 | Read Amplifiers  
Pages 7.1 thru 7.27  
and 7.1a thru 7.3a
4 | Multiple Head Switching Matrices  
Pages 8.1 thru 8.11
5 | Safety Circuits  
Pages 9.1 thru 9.25
6 | Data Detectors  
Pages 10.1 thru 10.34
7 | Linear Amplifiers and Filters  
Pages 11.1 thru 11.44
8 | Data Clocking and Phase Locked Loops  
Pages 11.1 thru 12.46
9 | Data Recording Codes  
and Take Home Final  
Pages 13.1 thru 13.30
10 | Final Exam Review  
Recording Channel Testing  
Pages 14.1 thru 14.15

### References:
1. Yarbrough, Magnetic Recording Classes 360, 361 and 362 U.S.C
4. 
Introduction

Rotating storage devices have traditionally occupied a niche to themselves by providing low cost storage of large amounts of data. Slow access times always characterize this area of storage. This is in contrast to the core and semiconductor memories which feature fast access but at high cost. With disk or drum memories, large amounts of data can be made readily available to the computer as "on line" storage.

History

During the past twenty years of disk drive development, the cost per stored bit has gone down considerably while the amount of stored information per machine has greatly increased. The earliest disk drives used 24 inch fixed disk arrays with hydraulic accessing mechanisms. These were usually for large size computers. Their physical size usually precluded their use with small office computers.

With the invention of the removable 14 inch disk and disk assemblies, a new market was opened up providing disk drives to the small computer user. These disk packs could be removed and stored at will. Programs were written to call for a certain pack or packs to be installed to complete the job at hand. The concept of a resident computer program further increased the use of disk files.

The capacity of disk files increased with each new technology step. In order to permit these technology steps, improvements needed to be made to the disk surface finish, the magnetic coating materials, the air bearing or air lubricated head construction, the read/write head positioning mechanism and associated electronics, including the logic family, used to control each machine function and many
Introduction

Rotating storage devices have traditionally occupied a niche to themselves by providing low cost storage of large amounts of data. Slow access times always characterize this area of storage. This is in contrast to the core and semiconductor memories which feature fast access but at high cost. With disk or drum memories, large amounts of data can be made readily available to the computer as "on line" storage.

History

During the past twenty years of disk drive development, the cost per stored bit has gone down considerably while the amount of stored information per machine has greatly increased. The earliest disk drives used 24 inch fixed disk arrays with hydraulic accessing mechanisms. These were usually for large size computers. Their physical size usually precluded their use with small office computers.

With the invention of the removable 14 inch disk and disk assemblies, a new market was opened up providing disk drives to the small computer user. These disk packs could be removed and stored at will. Programs were written to call for a certain pack or packs to be installed to complete the job at hand. The concept of a resident computer program further increased the use of disk files.

The capacity of disk files increased with each new technology step. In order to permit these technology steps, improvements needed to be made to the disk surface finish, the magnetic coating materials, the air bearing or air lubricated head construction, the read/write head positioning mechanism and associated electronics, including the logic family, used to control each machine function and many
other areas. Each new improvement required finer tolerancing of most parts associated with the disk drive mechanisms.

Higher storage densities are usually achieved by increasing the radial track density and the circumferential bit density.

Increasing the track density has been a problem largely controlled by the tolerance build up of the mechanical parts associated with the disk drive spindle bearing system and the access mechanism.

With the invention and successful implementation of a track following servo system, further increases in track density were possible until the tolerance build up associated with pack interchange forced the designers back to the concept of fixed disk storage again. By now, the amount of storage per disk drive and the present requirement to have all data on line to the computer at all times has reduced the need for pack interchange thus making possible still further increases in track density. Track densities have been increased from about 20 tracks per centimeter to a present value of 189 tracks per centimeter. Developments presently underway in track following techniques involve the individual addressed head with staggered servo data and read-write data. This may eliminate these last barriers and permit removable packs on very high density machines.

Circumferential bit density increases usually require reductions in magnetic head to disk surface spacings. These changes have not come easily as the finish or flatness of the disk surface must be improved with each decrease. The magnetic oxide coating materials must change along with the size and shape of each magnetic oxide
particle. On early disk drives the air bearing formed between the magnetic head and the disk surface was controlled by forcing compressed air between the two surfaces. An inventive application of air lubrication principles provided the present self lubricated head air bearing. Typical spacings started out at around 12 microns. Today the head to disk spacing is around a half micron. The gap between the magnetic pole pieces of the head have also been reduced to permit closer bit spacing. Values presently used are around 1 micron. The materials used to make the head pole pieces have changed from permalloy to ferrites because of the increased frequencies involved in record and read back functions.

Requirements for increased logic speed have brought their own family of improvements. These range from the vacuum tube or valve, through transistors to the present specialized integrated circuits.

Typical data speeds have gone from 1 bit per 100 microseconds to a present 1 bit in one tenth of a microsecond. Storage capacities have changed from one million bytes per machine to over 300 million. These rapid improvements and increases in capacity will continue for at least another decade. There are designs on the drawing boards of several manufacturers that will permit a four to eight fold increase in capacity within the next two years with no real end in sight. For each limiting factor new technologies have been invented. For example, as track densities increase, the width of a track decreases. The head materials presently used have a grain size equal to the track width of the next generation disk drives. Already many firms are working on thin film heads. These heads are made by depositing thin films of magnetic metals or alloys to
dimensions far smaller than the grain size of the best ferrites. The disk coating materials, which presently consist of tiny particles of ferric oxide bonded in an epoxy resin layer of about one micron thickness, will be replaced with thin films vacuum deposited on the disk at thicknesses approaching 50 thousandths of a micron or $5 \times 10^{-8}$ meters.

Tremendous improvements have been made in the codes used to transmit the data. Error detection and error correction codes permit accurate data even with disk defects encompassing more than a whole byte of data in a record. Concepts have now been developed which permit a disk surface defect to be skipped during the write process. Further improvements in addressing will permit many such defects to be transparent to the user.

The extension of disk drives as low cost, high density storage devices is expected to continue for many years to come. Magnetic recording requires low energy per bit to write and takes a short time to write. There is a lower limit to the time needed to write a bit. It is controlled by the domain switching time of the disk coating material. For ferric oxide films this is about 50 nanoseconds or about half the present bit spacing time. Transmission speed is therefore limited to 20 million bits per second. The actual density of the recording for both track density and circumferential density is limited only by the magnetic domain size. This limit will not be reached for many years.

Competing technologies are electron beam, holographic, semiconductor RAM, charge coupled devices, and bubble memories. Of these, holographic and thermal electron beam memories are slow writers. Certain dyes permit write, read and rewrite capability
for holographic memories but most are read only devices. The same limitation to read only after an initial write is true of thermal electron beam memories. Their usefulness is limited to large library storage such as legal cases or court histories where the data does not need to change over many years. Bubble memories, charge coupled devices, semiconductor-electron beam and semiconductor MOS and bipolar RAM will compete and replace core memories or fixed head per track machines within the next few years but they cannot replace the large capacity disk drive without a more than tenfold decrease in cost and a more than doubling of the world's semiconductor capacity. Such is not likely within ten years.

I suppose this is the hardest part to summarize. Since there is easily an eight to tenfold increase in capacity presently available within the current technology, one might suppose further technological changes might produce another decade increase in capacity. The amount of data available in a single disk drive could well become 30 thousand million bytes by 1990. Thru put is limited to 20 million bits per second or 2.5 million bytes per second because of the magnetic domain switching time limitation. This may well equal the best channel acceptance times of the next generation of computers. Byte size may be increased which will reduce the cycle time per byte. Interleaved by byte records can double circumferential density without increasing channel speeds. Staging devices may be employed to buffer the disk data and the channel.

Presently a storage control unit is required for a group of drives.
This storage control unit has its own microprocessor constructed of discrete logic blocks. It is controlled by a resident microprogram that performs all the housekeeping functions for a large number of drives. Future drives may each have their own microprocessor. Each drive may then be tailored to a specific storage function by means of its own microprogram. Many tasks presently performed by the controller or even the main computer can now be delegated to an integrated drive. Processing of data for storage is an easy task for such a drive. Processing the data prior to transmittal to the main computer is an easy step, particularly if we have individualized disk drives that are tailored by a particular microprogram. Combinations of disk drive and mass tape systems are currently available. Their future usage may well place a company or government in real time control of its resources or records.

Disk drives offer large, non volatile data storage that is accessible in milliseconds. It has an advantage of not requiring periodic replacement such as tapes. Destruction of data due to catastrophic malfunctions such as head crashes have been minimized by the use of low mass, light load magnetic heads in sealed environments.

Data storage and retrieval has made possible the present growth in computer technology. As the storage capacity of a computer installation is increased so is its capacity to handle complex programs. Presently there are a few programs developed or being developed that require very large data bases. These are mainly in the field of simulation, modeling, and pattern analysis. As these fields progress in their complexity and capability larger
data storage devices will be required. The technology presently available can provide storage capacities that challenge our ability to manage them. Considerable work is needed in data management and programming to provide the type of environment needed to handle large data base systems for tomorrows research and development. As our data base expands, so do the risks to the freedom of individuals caught up in such a network of data storage. Responsible governments will, therefore, need to guard against such encroachments.
High Density Disk Drive Technology

The development of the digital computer has required a parallel development of storage devices. Of the many available technologies for data storage, magnetic disk drives lend themselves to the best solution by providing low cost, easily accessible, non volatile storage. The history of their development extends over 20 years first with the drum memories and then disk memories. During this period storage capacities have increased over a hundredfold while costs have tumbled making today's cost per bit the lowest in history. The paper presents some of the history of the development of the disk drive by outlining the major improvements in technology that have taken place. A comparison is provided that compares the various other technologies used for data storage and lists some of their advantages and disadvantages.

The trend towards larger data based systems and the storage devices needed to handle the storage requirements of the future is discussed. Some concepts of future usage couple the now popular micro processor with the disk drive which can provide a compact intelligent storage device. This power is only hinted at in the drive and controller combination which is presently in use. The controller portion can be expanded to process much of the data before it is passed on to the computer instead of just doing housekeeping and sequencing.
Ian Graham was born in Rexburg, Idaho U.S.A. in February, 1930. He was educated in Australia and returned to the United States of America in 1951. He served in the U.S. Navy for 4 years as an aviation electronic technician. Upon discharge he attended The University of Utah and received his Bachelor of Science degree in Electrical Engineering in 1960. Following graduation he worked for IBM Corporation for 9 years working on the development of magnetic disk drives. In 1969 he joined Memorex Corporation. He is presently the manager of Recording Technology and has the responsibility of supervising the development of all disk read/write functions within Memorex.
RECORDING ELECTRONICS

THE HEAD STRUCTURE

The magnetic head is a modified torroid of magnetically permeable material. It is provided with an air gap and a suitably dimensioned window around which a coil is wound. The shape may vary with intended use but every attempt is made to keep the structure magnetically efficient.

The terminology is illustrated in Fig. 1.1. The core has some thickness and width. The width defines the track width recorded on some media. The throat height is the thickness of the core at the air gap, and the length of the gap is referred to as the gap length.

The coil is usually referred to by the number of turns and whether it is centertapped or not.

The ring structure is the one most used in the literature, particularly in writing the equations describing its action or interaction. No attempt will be made here to go into this aspect, but it is well described in the literature, Hoagland and Karlquist being the earliest authors.

For our purposes we will be satisfied by looking at the field lines and their behavior, as affected by the various mechanical dimensions. The magnetic fields produced by current in the windings is mostly developed across the higher reluctance of the air gap. The field lines leave the higher permeability core surface normal to that surface and seek the opposite side, terminating normal to that surface.
FIG 1.1 RING HEAD

FIG 1.2 FIELDS
THE HEAD STRUCTURE

The field intensity is greatest within the gap and diminishes with increasing distance following the inverse square law. As can be seen in Fig. 1.2, the field expands out from the gap. It is this portion of the field that is used for writing, the remainder is wasted. Obviously, the closer to the gap the media is kept, the more efficient the Write process. This separation then becomes a fundamental parameter in the recording and reproduction process.

In hard disc drives it is referred to as flying height and in tape drives as separation. In tape applications where the tape is expected to be kept in contact, any separation of the head and media is detrimental. In disc drives it is deliberate and is part of the design. This is necessary in order to minimize head-media wear expected at the higher velocities used.

Other structures that have been used to date include those shown in Fig. 1.3. The windings may be either around the core itself or around the back bar. This structure has been implemented in ferrite in the IBM 2314, and 3330 machines. There are two back gaps that are shorter and larger in area than the main gap. Here the reluctance is minimized to increase efficiency. The CI structure was used in all the earlier disc machines from the IBM Ramac 350 to the 2311. The pole pieces were made of laminated Permalloy in order to reduce both core and hysteresis losses. Notice the poor back gap contact in Fig. 1.4. This was due to the slight angle necessary to produce the front gap using lapped parts. This head structure was later abandoned due to the poor frequency response of the thick laminations of the Permalloy. Ferrite afforded improved permeability at higher frequencies.
FIG 1.4 CI STRUCTURE

FIG 1.3 FERRITE STRUCTURE
IBM announced the Winchester head in its 3340 product in 1974. Its structure permitted lower flying heights with less mass and therefore a lower loading force with less energy content on contact. Its structure is shown in Fig. 1.5. A small C structure is bonded to the face to provide the gap and the coil winding window. The two outside rails, A, B, constitute the air bearing surface, replacing the large ceramic or barium titanate sliders used in the earlier high mass heads. The center rail carries the head C core and is machined to the width of the track. There are variations of this slider form using only two rails that carry two head C cores or two thin film heads. Sometimes this structure has a machined cavity that produces a low pressure area. This low pressure area is balanced against the high pressure area under the rails to make a self loading slider that does not require an external load force. The earliest heads required an air supply to establish the air bearing required to maintain head-disc separation. The development of a self lubricated slider removed the requirement for a pressurized air supply. These heads were loaded onto a spinning disc through a cam arrangement with a load of 350 grams. The heads required removal before the disc was stopped. With the introduction of the Winchester head, the head load and mass were low enough to permit contact start and stop, thus permitting a sealed environment. A comparison of the two types of air bearing is shown in Fig. 1.6. The dimensions are exaggerated in order to show the principle.
FIG 1.5  WINCHESTER HEAD (UPSIDE DOWN)

FIG 1.6 A

FIG 1.6 B
THE HEAD STRUCTURE

The next head type used is the thin film head, so named because it is manufactured using thin film techniques. Here the various parts of a head are deposited as films of magnetically permeable materials such as Permalloy, conductors such as copper or aluminum, and various insulators. The precision of photomasking techniques permit precise trackwidth control to dimensions down to the sub micron level. The structure of the thin film head is shown in Fig. 1.7 A and B. The actual shape of the various etched deposits varies with design.

The return to a Permalloy core structure is permitted because the core losses are greatly reduced. The very thin films permissible by the technique reduce these losses significantly.

In tape drives the core material remained Permalloy for a long time. This was due to the relatively low tape velocity compared to discs. Recently they have moved to ferrite to improve frequency response and head wear. Their structure is not unlike that previously given, except that multiple heads are sandwiched together to provide the required number of parallel tracks simultaneously used. The tape is held in contact by the use of pressure pads and guides. Some heads have two cores per track: One specifically for writing which has a wide trackwidth and a wide gap length; The second head follows the write head in tape direction and is constructed with a narrower trackwidth and a narrower gap length. This is done to reduce off track positioning errors and to improve the Read frequency response.

Disc heads must, of necessity, be a compromise in gap length, as they are used for both reading and writing. Fig. 1.9 shows why only one head is used.

2.7
Fig 1.7A  Fig 1.7B
THIN FILM HEAD

Fig 1.8  TAPE HEAD MULTI TRACK
Fig 1.9 A Disk Head
Exaggerated dimensions showing errors in head positioning as a function of radius and transition angle between read-write.
Magnetic tapes have long been manufactured using a backing material usually of plastic, but earlier tapes used paper. Today Mylar is extensively used, as it stretches or deforms less. The magnetic material is gamma ferric oxide imbedded in a binder and coated onto the surface of the backing uniformly. Calendaring, a Memorex invention, was later used to reduce the surface roughness and hence head wear.

Discs are made from an aluminum alloy blank stamped from sheet stock of high purity. The blank is then polished such that its flatness is controlled within microinches. A mirror finish to within a light band is the result. This disc is coated with a slurry of gamma ferric oxide and a suitable binder.

Down through the years this coating has become thinner and thinner, going from about 1 mil to 35μ in twenty years. Changes in formulation have occurred to improve coating hardness, uniformity, coercivity, particle size, particle dispersion, and adhesion.

Gamma ferric oxide has been used extensively due to its fairly square hysteresis curve. This curve relates the B and H fields as functions of the intensity (see Fig. 2.1). It is noted that the permeability of the oxide changes both from field intensity and from past history. What makes the particle so useful is the ease of saturation and the retained B field, Br. This is the characteristic that permits recording. In saturation recording the coating is saturated first in one direction and then in the other as a
Figure 2.1: Typical Media B-H Loop

Figure 2.2: Tape-Disc Magnetization Fields

B = \mu H
DISC/TAPE STRUCTURE

function of the data to be recorded. The spacing between flux reversals determines linear data density. The linear distance is divided into cells to which is assigned a bit of known value, thus on play-back (read) each bit is reproduced in its correct cell and the data is recovered. A typical disc or tape magnetization pattern is illustrated in Fig. 2.2. The cross section is taken longitudinally along the track. The location of the N,-N juxtaposition or S,-S juxtaposition is referred to as a transition, the center line being the exact location of the transition. Since this is the moment at which a moving head sees a maximum time rate of change in flux, a voltage is developed in the coils surrounding the core as the core gathers the flux, due to its higher permeability than the surrounding air. This simplistic explanation will suffice for here. More precise development of the theory is given in the literature.

The surface of discs is polished to the desired flatness in order to minimize the head-disc spacing variations. Any variation in flatness is seen by the head as an up and down motion as the disc rotates, which excites the mass-spring mechanics of the head, causing further head-disc separation and possible contact on the negative excursion. Contact has been a problem with the high load, high mass head, as the disc is damaged extensively due to the energy of contact. Particles are removed which further contaminates the air stream under the head, which causes further disturbances and further contact. The final effect is called a crash. Crashes have essentially been eliminated with the Winchester style slider. Some disc manufacturers deliberately add alumina particles to the coating slurry in order to force a contacting head.
FIG 2.3  FIELD INTENSITY AND DEPTH
DISC/TAPE STRUCTURE

to rebound from the hard particle. A problem with the alumina is that it is non-magnetic and therefore represents a magnetic discontinuity which is read by the head as a noise voltage. Size control is required in order to keep the top of the particle below the expected position of the head. Contact of the Winchester head is deliberate during start-stop operations. The disc coating is given a thin coating of a fluorocarbon in order to improve its wearability without causing stiction.

The coating thickness influences the spacing between transitions. Hence as the data density has increased, so the coating thickness has reduced. This effect is easily seen when one considers that the field required for saturation must emanate from the head gap which reduces as the inverse square of the distance from the gap. The further the field must penetrate, the larger the initial field; therefore the wider the field lines. If point D on Fig. 2.3 is 300 Oe or saturation value, then the particle at A is not saturated. But if A is 300 Oe, then D is much higher and its influence extends to E and F, thus widening the field or reducing the obtainable density. The height of the head is above the media and has the same effect of reducing the potential transition density.
In order to write a transition, current must be passed through the coils of the head windings first in one direction and then in the other in time with the imaginary cells assigned to each bit recorded on the moving disc or tape. To see the effects of such current reversal, we need to develop an equivalent circuit for the head. We expect it to include resistance due to the conductivity of the wire used. It must have inductance due to the turns and the core structure materials. We would also expect interwinding and wiring capacitance. See Fig. 3.1. This then becomes a simple RLC circuit, as illustrated in Fig. 3.2A. The equations for a step current in Laplace form concern the voltage developed across the head windings as well as the current through the head windings.

\[
V(s) = \frac{I(s)}{S} Z_h(s) \quad (3.1)
\]

\[
= \frac{I(s)}{S} \left( \frac{\frac{1}{CS} (LS+R)}{\frac{1}{CS} + LS + R} \right) \quad (3.2)
\]

\[
= I(s) \left( \frac{S + \frac{R}{L}}{SC(S^2 + \frac{R}{L}S + \frac{1}{LC})} \right) \quad (3.3)
\]

This can be rewritten as (3.4) which is the standard form:

\[
I(s) \left( \frac{S + 2\zeta \omega_n}{SC(S^2 + 2\omega_n S + \omega_n^2)} \right) \quad (3.4)
\]
HEAD CIRCUIT

The current through the head winding which produces the flux is simply the voltage divided by the R and L of the head. This is not exactly true, since the interwinding capacitance plays a role in the true current, but it is sufficiently accurate for our purposes.

\[
I(s)_{\text{Head}} = \frac{V(s)}{R+LS} = \frac{I(s)}{S} \left( \frac{1}{\frac{1}{CS} (LS+R)} \right) \quad (3.5)
\]

\[
= \frac{I(s)}{S} \left( \frac{1}{\frac{1}{CS} + LS + R} \right) \quad (3.6)
\]

\[
= \frac{I(s)}{S} \left( \frac{1}{\frac{1}{LC} \left( \frac{1}{S^2 + \frac{R}{L}S + \frac{1}{LC}} \right)} \right) \quad (3.7)
\]

which, when written in the standard form, becomes Eq. (3.8):

\[
\frac{I(s)}{S} \left( \frac{W_n^2}{S^2 + 2\zeta W_n S + W_n^2} \right) \quad (3.8)
\]

As we examine these equations we see the terms \(2\zeta W_n\) and \(W_n^2\) are identical for both the voltage and the current. The R value is small, being typically only a few ohms for low winding heads. The damping factor, \(\zeta\), calculated from the algebraic equation

\[
\frac{R}{L} = 2\zeta W_n \quad \text{or} \quad \zeta = \frac{R}{2LW_n} \quad (3.9)
\]

would be small, indicating that both the voltage and current will be exponentially damped sinusoid instead of a modified square wave, as we would wish. In order to do this, we must add a resistance either in series or in parallel.
HEAD CIRCUIT

In summary, the field strength seen by the media depends on the current value, the ratio of reluctances, the flying height or spacing, and the coating thickness. The design of the head must therefore accommodate all these when attempting to maximise the lineal transition density. Also the head inductance increases with the square of the turns, whereas the output voltage only increases as a direct function of turns. Trying to compromise output and rise time becomes difficult because of the inductance.
FIG 3.9 CORE AREA REDUCTION AT GAP

FIG 3.8 Reluctance Circuit
FIG 3.7
HEAD CIRCUIT

Figure 3.7 shows the positional relationship of a particle of oxide as it travels within the gap and the field strength it sees at each position. Clearly current curve 1 takes the particle from -M to +M within the distance of the gap travel; whereas, with current curve 2 the particle is well outside the gap before +M level is reached at the trailing edge. This indicates that the particle will not be saturated and will therefore retain old information. The saturation is not quite this bad as the write current is usually greater than required for saturation. Similarly a particle at the gap center at the start of the transaction remains saturated at -M as the field when crossing the trailing edge is nearly zero.

Magnetically the head circuit can be described by a reluctance diagram. (Fig. 3.8). In the construction of the head these reluctances must be considered. The core leg and back gap reluctances total must be small compared to the front or working gap.

When writing the front gap should be wide in order to assure complete saturation during current rise time. Its reluctance will therefore be greatest as desired. However, in its construction the core area is considerably reduced at the throat in order to maximize the external field as shown in cross section in Fig. 3.9. The reluctance which is a function of cross section will be increased, hence the field strength in the area is increased thereby creating the possibility of pole tip saturation. Pole tip saturation effectively widens the gap as that portion saturated has a \( \mu \) of 1 like air.
HEAD CIRCUIT

the rise time with minimum ringing. The actual overshoot is about 3-5% which is acceptable. When the current is measured using a current probe, the ideal waveform is not seen. To see why, we must relook at the equivalent circuit. \( \text{Fig 3.2C} \)

We see a capacitor and a resistor on both sides of the current probe. The equation can be modified and does reflect the true waveform.

\[
I_{\text{Probe}}(s) = \frac{I_s}{S} \left( \frac{R_p^2}{R_1^2} \right) \left( \frac{S^2 + 2\zeta_s W_{np} S + W_{np}^2}{S^2 + 2\zeta_1 W_{n1} S + W_{n1}^2} \right) \frac{1}{W_{np}^2}
\]

Where \( R_p, W_{np}, \) and \( \zeta_p \) are the parallel equivalents and the terms with the subscript 1 are those on the head side of the probe.

For reading the damping must be adjusted for a \( \zeta = 0.7 \). The reason for this is that for current we are talking about a time domain response and for reading we are talking about frequency domain response. See Figures 3.3 and 3.4.

Refering to the current's time domain response and the hysterisis curves for the media as shown in Figures 3.6 and 3.5 respectively, we can see the magnetic effect of ringing of the write current. The overshoot \( A \), causes the media to be pushed further into saturation while the undershoot \( B \), brings the media back out of saturation. This is undesirable.

Since the write current cannot change instantaneously, there is a period of time during which the media sees less than a saturating field. If the rise time of the write current is short compared to the time a media particle travels from one edge of the head gap to the other, then that particle is assured of leaving the influence of the gap saturated in the new direction. From this we can see that the trailing edge of the head gap exerts the final influence on the media.
HEAD CIRCUIT

The equation becomes (from Fig. 3.2B):

\[
V = \frac{I_s Z(s)}{S} = \frac{I(s)}{S} = \frac{1}{RCS} \left[ \frac{1}{R + \frac{1}{CS}} \right] \left[ \frac{1}{R + \frac{1}{CS}} + LS \right]
\]

which reduces to Equation 3.11:

\[
V(s) = \frac{I(s)}{C(S^2 + \frac{S}{RC} + \frac{1}{LC})}
\]

which when written in the standard form it becomes Equation 3.12:

\[
V(s) = \frac{I(s)}{C(S^2 + 2\zeta \omega_n S + \omega_n^2)}
\]

Similarly we develop the current equations as before:

\[
I(s) = \frac{V(s)}{LS} = \frac{I(s)}{LCS(S^2 + 2\zeta \omega_n S + \omega_n^2)}
\]

\[
= \frac{I(s)}{S(S^2 + 2\zeta \omega_n S + \omega_n^2)}
\]

We need both equations 3.12 and 3.14 as they describe the voltage swing across the head during a write and the current waveform. With R properly chosen to make $\zeta = 1.0$ for no overshoot we obtain the case of no ringing in either voltage or current. Practice shows that a $\zeta$ of .95 is best as it improves for writing.
FIG 3.6
HEAD CURRENT WAVEFORM

FIG 3.5
MEDIA HYSTERESIS CURVE
RECORDING ELECTRONICS

HEAD PERFORMANCE

In inductive heads which are the only ones considered so far, the read back performance of the head is directly related to the velocity of the recorded transition, the number of turns on the core, and the efficiency of the flux gathering paths. The instantaneous read back voltage is then proportional to \( KN \frac{d\phi}{dt} \). The flux resulting from a transition is complex having field lines changing in slope from some positive value to some negative value or visa versa over some distance. The work of Karlquist and Hoagland's studies have provided the basis for these interactions with considerable work done by others following. It is not the purpose here to detail the derivations, but we will use their results.

**KARLQUIST**

\[
H_x(x,y) = \frac{1}{mg} \left[ \tan^{-1} \left( \frac{g/2 + x}{y} \right) + \tan^{-1} \left( \frac{g/2 - x}{y} \right) \right] \quad (4.1)
\]

\[
H_y(x,y) = \frac{1}{\pi g} \ln \left( \frac{(g/2 + x)^2 + y^2}{(g/2 - x)^2 + y^2} \right) \quad (4.2)
\]

These two equations show that there is both a horizontal \( x \) component as well as a \( y \) component of flux. Where \( g \) is the gap length, \( x \) and \( y \) are the component vectors.

Most authors have neglected the \( y \) component for simplification by assuming a thin media; however, there are features of the read back pulse that can only be predicted by using the \( y \) component.
HEAD PERFORMANCE

The idealized thin media pulse is given by:

\[ e(\bar{x}) = K \int_{-\infty}^{\infty} M(x - \bar{x}) H(x) dx = (M^*xHx) \bar{x} \quad \text{where} \ * \ \text{is the convolution.} \]

There are several other derivations that should be looked at besides the arctangent equations. Others have used the Gaussian, Lorentzian and modified Lorentzian versions. We will use the results of their work here, but will not go into the magnetics nor derive the equations. Our purposes will be filled as we understand the effect of the various parameters of the head on the read back and writing process.

As expected the center of the transition is the point of the maximum time rate of change of the recorded flux; therefore, the read back voltage will be a maximum trailing off on either side. We will use the Gaussian or bell shaped curve for understanding as shown in Figure 4.1. We refer to this pulse as an isolated pulse. Hoagland and others have shown that linear superposition holds for this pulse. Therefore as we record positive and negative transitions alternately on the disc the resulting waveform will be a train of positive and negative pulses of the general shape shown in Figure 4.1. As these pulses are crowded together we can use superposition in order to predict the resulting waveform or interaction.

In Figure 4.2A the peaks of the two pulses do not interface, but there is interference between them. The resultant waveform remains nearly the same in peak-to-peak amplitude, but does not return to the base line between them. In Figure 4.2B the spacing is closer. Here the pulses interact strongly, influencing both amplitude and peak position. Note the reduction in amplitude of the resultant peaks and also the shift in position of the peaks compared to the original. Since a train of data is time dependent as to its value in a data stream, this shift becomes significant. We refer to the shift as bit shift or peak shift.
Linear superposition or pulse interaction in both pulse amplitude and pulse position.
HEAD PERFORMANCE

and it results strictly from pulse interaction.

If we were to test the peak amplitude of the read back waveform as a function of transition spacing or transition density, then we get what is called a transition or bit density curve. This is shown in Figure 4.3.

Each head and disc combination has its own curve depending on their many parameters. Bit shift or transition shift can also be similarly plotted on the same graph coordinates. The extension of the amplitude curve relates to the wavelength of the transition spacing and the gap length. If the gap field includes two transitions the net flux is zero, hence a maximum at B in Figure 4.3. The head disc parameters are gap length, throat height, flying height or spacing, media coating thickness, media coercitivity and remenance, and head core reluctance. Amplitude is affected by throat height, head spacing, coating thickness and remenance particularly in the flat or non-interacting portion of the curve. The point at which the roll off occurs is affected by gap length, flying height, coating thickness and media coercitivity.

From the above it can be seen that some parameters affect both amplitude and roll off. Generally speaking, if we want to increase transition density we need to fly closer, use thinner media of higher coercive force and use a narrow gap head. All this shows up in the equations for $P_{w50}$ or the $1/4$ voltage pulse width of the isolated pulse as shown back in Figure 4.1.

There is an equation that has been derived to express the $P_{w50}$ in terms of distance.
**Fig 4.3** Transition Density Curve

**Fig 4.4** Head X and Y Components
HEAD PERFORMANCE

\[
PW50 = \sqrt{g^2 + 4(d + a + \delta)(d + a)}
\] (4.3)

Where:
- \( g \) = gap length
- \( d \) = head media separation
- \( \delta \) = media thickness
- \( a \) = transition length

The transition length has been expressed as 'a' for NiZn ferrite heads.

\[
a = \frac{\delta}{2} \left( \frac{Br}{HcKd} - 1 \right)
\] (4.4)

No mention is made of the field spreading effects of finite rise time nor of the core reluctance and permeability. \( Kd \) is an empirical number equal to 0.75 for particulate media and about 0.9 for thin metal films. The equation does not hold too well for MnZn ferrite heads. A possible explanation is that NiZn heads usually have a magnetic dead layer, therefore flying height is incorrect as is possibly the gap length. If it were perfectly annealed, the equation for 'a' might be in error due to \( Kd \) not counting the effect of finite rise time.

If we observed an isolated pulse on an oscilloscope, we would see a slight asymmetry and a trailing undershoot. Going back to the earlier Karlquist equation, we can see that there is predicted a \( y \) component. It is this \( y \) component that causes the asymmetry as illustrated in Figure 4.4.

This distortion must be considered when predicting bit shift and amplitude using superposition. It is presently done by entering points on the curve into a computer and having the computer do the work to generate the transition density curve. A general density curve can be drawn relating amplitude to Transition Spacing/PW50.
HEAD PERFORMANCE

SATURATION CURVE

If the amplitude of the read back signal were plotted as a function of the write current amplitude or given transition density, we get a new curve called a saturation curve. As the value of current is increased, we would expect the read back amplitude to increase as it would in a linear system. However, as we approach saturation in the media the amplitude levels off and remains steady for increasing amplitude. If the media is thick, the saturation curve rolls off instead of remaining flat with increasing current.

To understand why this is so, consider Hoagland's terminology of near field and far field. The near field is defined as the field within one gap length from the gap center as shown as point A in Figure 4.5. Point B is in what is called the far field.

It can be shown that for a head disc interface where the combination of flying height and coating thickness is equal to or less than the gap length the saturation curve remains essentially flat for increasing current provided the pole tip is not saturated. If the furthest particle of the media is further away from the gap than one gap length then the total effect is to broaden the transition width which reduces the amplitude the same as if the PW50 were increased which is exactly what happens. This was explained in Figure 2.3. The resultant saturation curve looks like that of Figure 4.6.

As expected from the transition density curve earlier discussed, the amplitude for higher transition densities is reduced by superposition. A saturation curve may be drawn for each density; therefore a typical saturation curve is a multiple curve showing at least the minimum and maximum density curves for the prepared recording system. Note that as in Figure 4.7
Fig 4.5 Near Field and Far Field

Fig 4.6 Single Density Saturation Curve

Fig 4.7 Multiple Density Saturation Curve
HEAD PERFORMANCE

the current of saturation for each density is different indicating that
saturation is also a function of transition density. The usual transition
density curve can be taken at a single current value or it can be plotted
using the minimum saturation current level for each transition density. To
optimize a system it is profitable to choose the current value that best
overwrites old information. It should also be noted that if the recording
involves the far field, the slope of roll off increases with increasing
density. This is shown in Figure 4.8. This roll off can be expected from
the field spreading effect of the particle in the far field vs. the recorded
wavelength. The correct write current must always be chosen to the right of
the maximum for the lowest density to be recorded.

Since we noted that the so called saturation peaks occur at lower write
current values for increasing transition density, we might expect the ability
of writing higher transitions to erase a lower transition signal previously
recorded to be diminished. Such is the case and results in a new curve called
the write over curve. It is usually drawn on the same graph as the saturation
curve, Figure 4.9. The curve data is taken by first writing the lower density
signal and measuring its amplitude. This amplitude is called 0.db and becomes
the reference. The higher density is then written over the lower density using
the same value of write current. The residual low density signal amplitude is
measured. This is done by using a high Q filter turned to the low density
frequency in both cases. The high density signal is thus eliminated from the
measurement. The ratio is taken as a -db level and is plotted on the graph.
The resulting curve then indicates the degree of erasure and the quality of
the recorded signal. As could be expected, any degradation of a signal affects
the ability to read a transition and then assign it to its correct time slot.
**Figure 4.8** Multiple density with far field effects
Solid line - near field. Dashed line - far field.

**Figure 4.9** Saturation and write over curves

**Figure 4.10** Far field effects on resolution
HEAD PERFORMANCE

A second valuable measurement is the ratio of the amplitudes of the highest to lowest densities recorded. This is usually expressed as a percent. The lower the percentage the further the two points are apart on the bit density curve, or if the two points are a fixed density ratio apart then it indicates the points are further to the right on the bit density curve. This is particularly true if the recording involves the far field. Figure 4.10 illustrates this effect.

In the near field case, the ratio of $F_2/F_1$ is about 0.9, whereas the far field ratio is .4/.75 or .53. Back to the near field case, to get the same .53 ratio the transition density separation is $F_1$ to $F_3$.

Because of the write over requirements the write current must be kept high, but if the far field effect are involved, both the amplitude and resolution, hence bit shift, suffer. A compromise must then be made between the two. It is then obvious that far field recording is undesirable. Write over values above -26 db are unacceptable. Usually we require at least -30 db to keep from degrading the amplitude and resolution or bit shift. The current value is always to the right of the saturation point regardless of the write over value. This is necessary to ensure erasure of old information.

The last important measurement is the signal to noise ratio. Noise consists of five general components. First is the electronic noise associated with the amplifier first-stage, the amplifier input current noise times the head impedance plus the amplifier voltage noise referred to the input. These two add as the square root of the sum of the squares. Barkhausen noise in the head core is also similarly added. The second noise is the media noise associated with the particle size, particle distribution and dispersion.
HEAD PERFORMANCE

For particulate media this noise is considerable particularly as the track width diminishes. This noise increases as an inverse power function of track width. The third major noise source is the write over noise already discussed. The fourth noise is side fringing noise as read by the head from the adjacent track. The fifth noise source is the minor bit noise. These and electronic noise will be considered in a later chapter. The media noise will be worse for particulate media and best for thin film media such as metal films. This can be seen by considering the particles as separate magnets, each surrounded by a non-magnetic binder. Thus each particle contributes to the overall field, but as the view of the head decreases either in gap length or in track width, then the individual fields dominate which thus modulate the head signal.

If we record a single frequency signal (single density) and we were to read it back noiselessly the resultant spectrum would be a single line equal to the bandwidth of the measuring equipment. As we allow noise to enter the system the spectrum broadens into the typical bell shaped distribution for white noise, or if colored, as by media noise, a different shape. We could plot the peaks of all pulses in the presence of this noise and we would get a similar curve. Since we are most interested in these peaks as they represent the true position of the reproduced bit, we need to concern ourselves with the amount and sources of the noise. Similarly, as we move further to the right on the bit density curve, we must add the time shift caused by pulse superposition or interaction when we write bits of at least two different spacings randomly. The result is three curves or more each centered on the predicted peak shift d'for the indicated bit spacing and each containing the probability of peak position due to noise. This is illustrated in Figures 4.11 a, b, and c. The work was first described by D. E. Katz and is the subject of a paper by him and Dr. Campbell published later.
Fig 4.11 A: Noiseless non interacting

Fig 4.11 B: Noisy, non interacting

Fig 4.11 C: Noisy interacting

Fig 4.12: Side fringing
One side only shown
HEAD PERFORMANCE

The ordinate may be changed to that of the time deviation from the expected time position of a recorded transition in a data stream. When this is done, Figure 4.11C becomes a plot of the probability of a transition being detected as a function of the expected transition of a noiseless non-interacting system. If the time window allowed for each transition to be assigned to its correct time slot in a data stream were to be drawn on the curves of Figure 4.11C, we would notice that a portion of the transitions on either side of 'w' would be misplaced or be in error. We will discuss this further at a later time as there are many other effects that contribute to the number of transitions detected outside of its assigned window.

SIDE FRINGING

As mentioned earlier a significant noise source is side fringing. This signal has two components. Consider the head gap. It is three dimensional. So far we have only considered the field directly under the head core but the field emanates from the side of the gap just as much as below it. The field intensity limits for saturation are just as far as the depth of recording and worse as the field of non-saturation extends even further. The head can read this field every bit as well as that under the head. Also it is as if the media were infinitely thick (to the side). Thus we would expect the field to behave as if it were a thick media or "far field" recording. This results in low density signals to be read at a higher amplitude than high density signals. Now we measure write over as a ratio of two low density amplitudes before and after a high density overwrite. It can be easily seen that the write over value is degraded by the side fringing signal since non-saturated information is available to influence the head. The side fringing signal pick up is greater for low density signals. If two tracks were
**Fig 4.13** On Track Fringing Contribution

**Fig 14.14**

**Fig 14.15 A**

**Fig 14.15 B**

*Signal waveform showing true signal (isolated pole) and a minor bit due to the trailing edge later.*
HEAD PERFORMANCE

immediately adjacent, the adjacent track recorded with a low density signal and the true track recorded with a high density signal then when reading the true track the read back signal would contain the low density signal as read to the side. If we were to plot the value of the fringing signal as a function of the low density frequency, we would observe an increasing fringing pickup with decreasing low density or decreasing frequency. All this means that the signal to noise ratio is further degraded from both on track low density signals previously recorded as well as adjacent track low density signals Figure 4.13 and 4.14.

MINOR BIT

Another noise source is the effect of the edges of the core away from the gap. These also represent a discontinuity in permeability and thus will appear as a partial gap. The gap length being infinity. On closer inspection, infinity is not correct as some field lines prefer to travel around the core and exit the side of the core thus generating a voltage in the coils.

This is illustrated in Figure 4.15 A, B. The resultant pulse is very broad and of low amplitude but contains significant energy. An experiment can be set up in which a low density signal is recorded and read back as isolated pulses. The amplitude and position of both the isolated pulse and the minor pulse are plotted as a function of the low density bit spacing. At a certain spacing which coincides with an exact multiple of bit spacings equal to the core length the isolated pulse is dramatically affected by the minor bit as it adds, Figure 4.16, or subtracts its energy to the isolated pulse height by the few percent amplitude of the minor bit, but such is not
Fig 4.16 A: Amplitude vs. bit spacing, low density.

Fig 4.16 B: Pole edge phenomena.

Fig 4.17: Thin film head output.
HEAD PERFORMANCE

the case. Amplitude increases of ~100% have been observed indicating that energy is involved, Figure 4.16. The reason this is not observed more often is that normal recording is of higher density which masks some of the effect. As this noise does affect the recording performance the head is modified to reduce the pick up.

Head manufactures usually degrade the leading and trailing core edges either by increasing the flying height at these edges or by machining the edges so that it is not parallel to the recorded transition or by crumbling the corner so that it does not present a uniform edge equal to the track width. This phenomenon is only a reading phenomena. The write field strength at the trailing core edge is not sufficient to move the media remanant field, Br, enough to influence the read back process.

This can best be seen when recording on a disc on the inner diameters where the pole edges 'B' are not over the track 'A' made by the regular gap. Then moving the head to have the gap over the 'B' track. No evidence is seen of the signal recorded while writing 'A' even when using a spectrum analyzer as the measuring device. The thin film heads have significantly shorter core pieces, therefore the minor bit is substantial. It shows itself as an undershoot on both sides of the isolated pulse. A second effect in disc recording is an amplitude modulation as a function of radius for constant frequency record. These two effects are shown in Figures 4.17 and 4.18 respectively.
Fig 4.18  Amplitude variations with radius

Fig 4.19  Amplitude variations with wavelength

Fig 4.20

Fig 4.21

Fig 4.22  Media remanence

Fig 4.23  Gap length
HEAD PERFORMANCE

The number of undulations being determined by the ratio of the pole thickness and the diameter change from ID to the OD. Similarly, we would expect a modulation if we wrote varying bit density signals on a constant track as shown in Figure 4.19 which is the standard density curve. At very low densities the transition spacing exceeds the pole tip length, therefore, no modulation occurs. The above assumes equal pole tip lengths.

The isolated pulse shape is the same for all low density signals below the pole tip length. When the transition spacing nears the pole tip length, the shape of the isolated pulse changes until it affects the amplitude. Thereafter the density curve is modulated for all higher density signals.

During this chapter we have focused on three fundamental curves that describe the performance of the heads and discs together. We can summarize by drawing several curves that relate the various mechanical dimensions of the head and disc. The unlabeled dimensions are considered unchanging.

The five mechanical parameters that affect head-media performance significantly are the head gap length, head spacing, head coil turns, media thickness and media coercitivity. The actual shapes of the above curves are only to show trends not actual ratios. Of these curves the head gap length, head spacing and media coercitivity control the transition density performance as long as the signal to noise ratio remains the same. Generally we can say that as head gap length decreases, as long as the combination of flying height and media thickness is kept within the near field definition, transition density can increase.
Fig 4.24 Trends

Fig 4.25 Trends

Fig 4.26 Trends

Fig 4.27 Trends

Fig 4.28 Trends

Fig 4.29 Trends

Fig 4.30

Gap skew as it affects phase and amplitude

Fig 4.31 Disc track error (radial)
HEAD PERFORMANCE

OFF TRACK CONSIDERATIONS

Both tape and disc machines exhibit problems with registration of the written track and the reading head. In tape machines this occurs in two areas. First the skew of the head centerline from the centerline passing thru the center of all parallel transitions. The angle produces two problems. The angle produces a cosine error in the track width which lowers the signal amplitude and a cosine function that broadens the transition as seen by the head gap thus lowering the amplitude and effectively increasing the Pw50 which reduces frequency response. The other is tape registration which is a problem relating to the guides and the slitting process of the tape itself.

In disc drives part comes in the form of disc runout which is similar to the tape guide-slit edge problem wherein the disc does not always rotate around the same point. This is due to bearing problems. Earlier disc drives have a cantilever bearing system which accentuates the problem. Also pack mounting repeatability is a problem. These together cause the disc line of rotation to precess which moves the track from its expected position as a cosine error. With a disc stack of more than one disc this makes the error subject to vertical location.

Another area of concern is the carriage and ways. These are the moving parts that hold the head arms and allows movement into and out of the pack, a radial change in position. Any tilt of this assembly either due to machining or due to debris on the bearing surfaces will again cause a cosine error which worsens the further the head position is from the bearing surface. The manufacturing repeatability of the head arm and its alignment introduce either direct off track position error due to misalignment or cosine and cosine error from gap skew as previously discussed. The latter group of
Fig 4.32  Misalignment, $\pm D \cos \beta = D \cos \alpha$

Fig 4.33  Track Misalignment $R-W-R$
HEAD PERFORMANCE

errors have been eliminated in the fixed pack concept which was introduced in 1974 by IBM in the 3340 machine wherein the heads, carriage and way are included with the spindle in a separate package or module. The remaining tolerances remain until they can be reduced by changing the location of the bearings to either side of the spindle and carriage.

Early disc drives used a detent arrangement to locate the position of each track. These tolerances were enormous compared to the track spacings. For example in the 2314 the track spacing is 10 mills. A total of 3 mills was allowed for all the above tolerances, or 30% of the track width. Later machines achieved better registration by utilizing a close-loop positioning servo to locate each track. Here a single head, the servo head, is made to follow a pre-recorded track containing positioning information. This cut the carriage tilt error to about half and similarly the precession errors. Added though is the ability of the servo system to follow the track.

The total savings were positive thus permitting a present 960 tracks per inch or about 1.04 mill track spacing for the Memorex 3652 machine. Any mispositioning of a head in relationship to its recorded track results in increased noise in the form of adjacent track signals during read. A misplaced written track similarly creates problems for both the track of interest as well as the adjacent track and finally a reduction in signal amplitude due to the mispositioning. As can be seen the closer together the tracks, the less movement can be accepted before the signal is degraded. Typical ratios of head width to track separation remain fairly consistent for all machines.
HEAD PERFORMANCE

at around 70% which is just the same as for the old detent machines of the 1960's. The difference being that some tolerances have been reduced permitting an increase in track density up to the next limitation.

An example of the signal degradation due to mispositioning is illustrated in Figure 4.33. The signal read will be A, the intertrack gap is B and the adjacent track signal is C. Fringing is also a factor.

\[
\text{Sig} = \frac{A}{T_1} + F_1
\]
\[
\text{Noise} = \frac{C}{T_2} + F_2 + T \text{ (surface noise)}
\]

SKEW

At the ID the gaps are separated by \( \frac{2}{2} \left( \frac{d}{BPI} \right) \) bits

At the OD the gaps are separated by \( \frac{2d}{2} \left( \frac{R_1}{BPI} \right) \) bits

If the gaps are symmetrical around the radial line, then \( \frac{d}{2} \) at OD the length \( b = R(1 - \cos \alpha) = R_0(1 - \cos (\sin^{-1}(\frac{d/2}{R})) \)

At ID the length of \( b = R(1 - \cos \beta) = R(1 - \cos (\sin^{-1}(\frac{d/2}{R_0})) \)

\[ \therefore \text{ the difference is } R_0(1 - \cos \left( \frac{d/2}{R} \right)) - R_1(1 - \cos \left( \frac{d/2}{R_1} \right)) \]

This could be compensated for by the servo track spacing as far as track centerline is concerned as well as the intertrack spacing.

The skew will be twice the difference between \( \alpha \) and \( \beta \) if we align the gaps to the radial line at the O.D. I.D. = 2 (\( \alpha - \beta \)).
Fig 4.34

The problem of an offset head

Reading radially written data.
HEAD PERFORMANCE

However, if we align the gaps to the radial line at some mid position then we would get ±(α=β) for both the I.D. and the O.D. The true alignment point would be at the radius where β=0.5° sec Fig. 3.35.

Now the difference between α and β is large and normal skew misalignment is usually kept to within ±30 or ±0.5° to minimize amplitude loss. This then restricts the total travel of the head. For example:

\[ R = 6.5" \quad D = 0.02" \]

\[ \alpha = \sin^{-1}\left(\frac{0.02}{2/6.5}\right) = 0.08814736" \]

\[ R_2 = \frac{0.01}{\sin 1.08814736} = 0.01899061 = .5265" \text{ radius} \]

If \( d = .1" \quad R_0 = 6.5" \quad R_1 = 4.0" \quad \alpha = .44074106°, \quad \beta = .71621585° \)

\[ \Delta b = .120 \text{ mills. This says that } \Delta < \text{ is } 2(\beta - \alpha) = (.275475°)^2 \]

\[ b_0 = 6.5(1 - \cos(\sin^{-1}(1.05/6.5))) = 1.4234 \times 10^{-4} \]

\[ b_1 = 4.0(1 - \cos(\sin^{-1}(1.05/4))) = 3.125 \times 10^{-4} \]

This says that there is no positioning reason for not having two heads, one for write and one for read with a radial head movement.

The problem is the isolation required.

\[ V_w = 7.V_{BP} \quad V_R = 1.0 \times 10^{-3}V \quad -30 \text{ dB S/N} \]

\[ V_{wn} = \frac{.001}{(31.622777)} \]

\[ = 3.162 \times 10^{-5}V \]

for 10,000 db isolation for a noise contribution of -30 db.
HEAD PERFORMANCE

\[ b_0 = 6.5\left(1 - \cos\left(\sin^{-1}\frac{0.01}{6.5}\right)\right) = 0.00000768 \]
\[ b_1 = 4.0\left(1 - \cos\left(\sin^{-1}\frac{0.01}{4}\right)\right) = 0.00000312 \]

\[ \Delta b = 0.0000456 \text{ or } 4.56 \mu'' \]

that is for a gap spacing of 10 mills

Try gap spacing of .10"

\[ b_0 = 6.5\left(1 - \cos\left(\sin^{-1}\frac{0.05}{6.5}\right)\right) = \left(0.0002959\right)6.5 = 0.0019234 \]
\[ b_1 = 4.0\left(1 - \cos\left(\sin^{-1}\frac{0.05}{4}\right)\right) = \left(0.0007313\right)4 = 0.0031251 \]
\[ \Delta b = 0.120 \text{ mills} \]
RECORDING ELECTRONICS

R/W BLOCK DIAGRAM

Figure 5.1 is a general block diagram that may be used to define the circuits required. All R/W channels have this form. Its complexity may be increased depending on the sophistication of the recorded signal or it may be decreased for very simple signals. As most disc drives have multiple heads, it is obvious that some means be provided to isolate the individual heads from each other while allowing one head to function. This is the function of the block marked Matrix. It is fed from an address register that contains the head number selected. For reasons to be discussed later, these two blocks may be repeated. The blocks marked Read and Write perform these basic services. A means must be provided to select either. That is the function of the blocks marked Read Select or Write Select. Part of the write chain includes the Write Pre Driver, the Trigger and any encoding functions. The Read Chain includes the Linear Amplifier and Filter, the Detector, and a decoding or declocking scheme. Some subfunctions include Address Mark Detection and synchronization. A necessary set of functions include the Safety Circuits. These are provided in order to protect the recorded data either from simultaneous commands or from failed components or circuits. These circuits do not respond to legitimate though unintended commands. Tape drives generally perform these functions multiply in groups of 5, 7, or more depending on the machine type. It is the purpose of the remainder of this book to address each of these blocks in turn. We will discuss the various interactions and requirements particularly those related to the head-disc interface.

WRITE CIRCUITS

The write circuit used depends on the head winding structure whether it is single-ended to reference, single ended floating differential or center-tapped.
FIG 5.1 TYPICAL R/W BLOCK DIAGRAM

assign fig 4 from text for each HD and then best type of circuit for each HD.
R/W BLOCK DIAGRAM

differential. The circuit also depends on the time between transitions. In the single ended version the write current required for saturation is alternately reversed in the windings producing the alternating flux reversals required for writing. This can be accomplished by the circuit of Figure 5.2A. Here the complimentary emitter follower drives is driven by a square wave that is carried above and below ground. The current flow is then determined by the voltage level out of the driver and the value of resistance in series. With large input voltage swings the value of the series resistor can be made large which minimizes the L/R time constant and thus reduces the time of the recorded transition. Power dissipation is large both in the Driver transistors, the input driving circuit and the series resistor.

The current is determined from EQ 5.1 and 5.2

\[
\begin{align*}
\text{DC } I_{+1} &= \frac{V_{in+} - V_{be1}}{R + Rh + Ls} \quad (5.1) \\
\text{DC } I_- &= \frac{V_{in-} - V_{be2}}{R + Rh + Ls} \quad (5.2)
\end{align*}
\]

If the circuit is balanced to ground then these two currents are equal except for the slight differences in Vbe and the input voltage swings. The circuit is worse cased by considering input swing variations, the Vbe variations and the two resistors variations, one a fixed and the other the winding resistance.
**FIG 5.2 A**

COMPLEMENTARY WRITE DRIVER
FOR TWO TERMINAL HEAD

**FIG 5.2 B**

TWO TERMINAL HEAD WITH
STRAIGHT CAPACITANCE

**FIG 5.3**

VOLTAGE, CURRENT AND POWER
WAVEFORMS FOR CIRCUIT OF FIG 5.2

\[ I_{pwr} = \frac{V_{max} - V_{min}}{2} \]
Power dissipation for the transistors is simply calculated, again worse case conditions must be assumed.

\[
PT_1 = \frac{(V_{\text{supply max}} - V_{\text{sig min}} + V_{\text{be max}})(V_{\text{sig min}} - V_{\text{be max}})}{R_{\text{min}} + R_{\text{h min}}} \tag{EQ 5.3}
\]

It will be noted that the current is a function of time; therefore, the actual transistor power dissipation is less than EQ 5.3 would indicate during the time of the transition. Also the true maximum may not occur at V_{\text{sig min}} but at some other value. At the time after switching, the current thru the inductor cannot reverse instantaneously, therefore, the transistor power dissipation is increased in the same transistor until the current falls off to zero on its way to the opposite maximum. The base voltage changes to the opposite polarity but the current remains the same. The power peak is given by EQ 5.4.

\[
PT_{\text{peak}} = (V_{\text{supply max}} - (-V_{\text{sig min}}) + V_{\text{be max}}) I_{\text{max}} \tag{EQ 5.4}
\]

Where I_{\text{max}} is the current determined by equation 5.1 (or 5.2).

This transient power dissipation must be considered, particularly when secondary breakdown can occur. The choice of transistor then not only depends on the voltage and current, but unfortunately both at the same time. Figure 5.3 shows the relationships.
R/W BLOCK DIAGRAM

The head circuit cannot really neglect the capacitance; therefore, the actual head current is determined by EQ 5.4, for a step function, using the circuit of Figure 5.2B.

\[
I_h = \frac{V \text{ sig} (s)}{S} \left( \frac{1}{(LS + Rh + CS)} \right) \left( \frac{1}{(LS + Rh + \frac{1}{CS})} \right) \left( \frac{1}{(LS + Rh)} \right)
\]

(5.4)

This breaks down to a third order step:

\[
\frac{V \text{ sig} (s)}{S} \left( L C s^2 + R_c s + 1 \right)
\]

(5.5)

All this slows down the rise time, widens the transition width, which in turn widens the PW50.

Another circuit that could be used is shown in Figure 5.4. Here, the write current is determined by the series combination of R, the head circuit, and the saturation resistance of the transistor.

\[
I_{h(\text{DC})} = \frac{V - V_{\text{sat}}}{R + R_h + \frac{1}{CS}}
\]

(EQ 5.6)
**Figure 5.4**
Saturated driver for two terminal head

**Figure 5.5**
Input, collector and current waveforms

**Figure 5.6**
Current source driven linear driver for a two terminal head

**Figure 5.7**
Input, collector, current waveforms
The transient behavior is the same as EQ 5.5 only V sig is replaced by +V.

It should be noted that the rise time is affected by the storage time of the transistor. If the storage time is very small compared to the transition time then it might be a useful circuit. Note that the transistor current is nearly double being

\[ I_{T_x} = \frac{V - V_{sat}}{R + R_h} + \frac{V - V_{sat}}{R} \quad (EQ \ 5.7) \]

The power dissipation in the resistors are very nearly constant. The voltage breakdown requirements for the transistor include the voltage developed across the head at turn off time due to the inductance. This can be nearly the same as +V meaning the transistor will see 2V during the transient. Also the voltage goes negative indicating that the transistors require a commutating decode to prevent breakdown (shown dotted).

The damping of the head for a zeta of .95 can be accomplished by the collector resistors or by the addition of a third resistor in parallel with the head.

Tolerances on the Resistor, the Vsat, the supply, and the head winding resistance determine the range of write current expected in a manufacturing run.

A third circuit is shown in Figure 5.6. Here the transistor storage time is eliminated, but the current source must supply nearly twice the head
current as is also required in Figure 5.4. The commutating diodes are eliminated by making +V equal to twice that required which leaves a bias of +V on the collectors. This accommodates the negative V swing of the head without saturating the transistor. A penalty is that the transistor power dissipation is high. The average $P_w$ being for the transistor,

$$P_w = ( +V - \frac{I R}{S^2} + V_{be} - V_b ) I_s$$  \hspace{1cm} (EQ 5.8)

The time domain transient equation is the same as equation 5.9 and 5.10

$$I_h = \frac{1}{S(S^2 + \frac{1}{R C} S + \frac{1}{L C})} \hspace{1cm} (EQ 5.9)$$

$$= \frac{I(s) Wn^2}{S(S^2 + 2ζWnS + Wn^2)}$$  \hspace{1cm} (EQ 5.10)

The transistor voltage breakdown requirement is 1.5 V due to the voltage rise resulting from inductive current. Again the damping is achieved via 2R or a third resistor in parallel with the head. It will be noted that the current thru a resistor at switching time goes from $I/2$ to $\frac{3}{2} I$ during the transient and back to $I/2$ again for one half of the cycle. On the second half cycle it goes from $+I/2$ to $-I/2$ and then back thru zero to $+I/2$ again. The degree of achieving these excursions is controlled by both zeta and the head capacitance.
The peak power dissipation for the resistor is therefore approximately

\[ P_R \text{ peak} \leq \left( \frac{3I}{2} \right) (V) \]  
(EQ 5.11)

occurring at time A on Figure 5.7.

A fourth circuit and its variations can be used which reduces the power dissipation by requiring a current source of only I instead of the 2I as used in the previous two circuits. The basic circuit is that of a current controlled bridge. In this circuit the current path is controlled by a pair of emitter followers in the upper half of the bridge. The base voltage swing Vb1 - Vb2 must be large. The negative going portion must be greater than the voltage developed across the head during switching. **Fig 5.8**

The average power dissipation of the upper transistors is half the DC value if the signal on Vb1 - Vb2 exceed the transient head voltage.

\[ P_{T_{1 \text{ or } 2}} = \frac{(V - Vb1_{+} + Vbe)}{2} I \]  
(EQ 5.12)

The head current equation is the same as in EQ 5.10. If the input Vb1 and Vb2 is less than the transient voltage then current must flow thru T1 or T2 during a portion of the transient; therefore, the power dissipation is increased by that current flowing times the V-Vb difference.

\[ P_{T_{i}} = (V - (-Vb_{i}) + Vbe) I_{t} \]  
(EQ 5.13)

Where I_{t} is that portion of I_{h} supplied thru the transistor.
FIG 5.9
INPUT, COLLECTOR, CURRENT WAVEFORMS

FIG 5.8
COMPLIMENTARY BRIDGE DRIVER
FOR A TWO TERMINAL HEAD

FIG 5.10
CURRENT DISTORTION DUE TO INSUFFICIENT INPUT TO \( V_{b1} \) OR \( V_{b2} \)
R/W BLOCK DIAGRAM

The modification of the head current is due to a portion of I source being supplied thru the non off upper bridge transistors. One disadvantage of this bridge circuit is the circuits that are required to drive the bridge. These circuits also have power dissipation particularly the circuits driving the upper half of the bridge due to the large swings required, and if fast speed is required, low impedance, high current.

There are several circuits that may be used. Note the phasing required. Because of the various propagation delays and turn on - turn off times, the bridge may exhibit current spiking where both transitions may be on momentarily at the same time providing a path directly from +v to the current source. Fortunately, the current source prevents the larger currents that occur in saturated bridges.

With these drivers the current sources determine the swing available. The tolerance of the various resistors and the tolerances on the current source must ensure adequate swings on Vb1 and Vb2 to maintain an unaltered current waveform. Care should also be exercised to minimize this margin as the power dissipation of the bridge depends on these voltages and the current. If too large a margin is provided, A in Figure 5.9, then the lower half of the bridge has a higher than necessary dissipation. If not enough margin is provided, then the bridge saturates and rise time is degraded. Further if the swing on Vb1 - Vb2 is small then the upper half of the bridge experiences a higher dissipation. Normally, the upper half of the bridge only sees the difference +v and Vb1 or Vb2 times the current source value. By using the circuit of Figure 5.11B this is minimized. One nice thing about the combination of
**Fig 5.11 A**

Bridge Driver C

**Fig 5.11 B**

**Fig 5.12**

Center-Tapped or Differential Head Winding. Usually bifilar wound to improve field symmetry

**Fig 5.13 A**

Center-Tapped Head Equivalent Circuit

**Fig 5.13 B**

One half of the center-tapped head circuit
Figure 5.8 and 5.11B is that it is easily integrated. Integrated circuits cannot tolerate PNP switches at either high currents or high speeds, therefore, they are avoided. This last combination is very effective for two terminal thin film heads where the voltage transient is below the base - emitter voltage. Those heads that have large voltage transients must necessarily use a different circuit such as Figure 5.6. The head field for all two terminal heads is proportional to NI. The read back voltage is also proportional to N d$/dt$.

There is another class of head circuit that is very popular for reasons to be discussed later under multiple heads. These heads feature a centertap. They are therefore a three terminal device as Figure 5.12.

The circuits used to drive this head are necessarily different. One principle is immediately obvious and that is that the write current flow is into either terminal A or terminal C and out terminal B depending on the direction of the writing flux desired. The head inductance is proportional to $N^2$; therefore, the number of head turns required for the same NI as previously discussed needs to be double, therefore the inductance is multiplied by four. One advantage is that the read back voltage is twice the previous value. Bandwidth restrictions force the use of a total of N turns therefore the readback voltage is the same but the write current is double to keep the same NI.

The head circuit can be either the full differential, or it can be half where the inductance is equal to $LA-C/2$ (EQ 5.14) as can be seen by
**FIG 5.14 A**

**FIG 5.14 B**

**ALTERNATE FORMS OF A SATURATED SWITCH DRIVER FOR A CENTERTAPPED HEAD**

**FIG 5.15 A**

**FIG 5.15 B**
R/W BLOCK DIAGRAM

\[ L_{A-B} + M_{B-C} \quad (EQ \ 5.15) \] where \( M_{B-C} \) is the mutual inductance of the section B - C reflected into A - B. The capacitance for the half equivalent is twice the value of the differential capacitance. The damping resistor is half. All this is shown in Figure 5.13 A and B.

\[ L_{Total} = L_{A-C} = L_{A-B} + M_{B-C} + L_{B-C} + M_{A-B} \quad (EQ \ 5.16) \]

Either circuit will yield the correct results when used in equation 5.10.

The circuits that are used are discussed below.

The first circuit is the saturated switch version as shown in Figure 5.14A and B. In Figure 5.14A the DC current is established from EQ 5.17.

\[ I_{h_{DC}} = \frac{V - V_{sat}}{R + \frac{R_h}{2}} \quad (EQ \ 5.17) \]

Worse case values can be assigned that give the range of currents over production runs. Note that the current \( I \) is only passing thru half of the head windings when calculating the current for the field required. This circuit is only useful where the storage time is acceptable.

The damping resistor \( R_d \) is not affected by the series current determining resistor \( R \) in contrast to that of the two terminal head circuits of Figure 5.4.

The voltage excursions on the collector are the same due to twice the current. No commutating diodes are required as the voltage on the collectors never go below ground.
For this circuit, though, the collector-emitter voltage breakdown must be greater than twice the +V supply.

The circuit of Figure 5.14B is different. It also suffers from storage time in the switching transistors, but the voltage waveform is different even though the DC value is identical to EQ 5.17.

It will be noticed that the collector voltage goes below ground, while the second one goes to ground. This requires commutating diodes, also a second look at the equivalent circuit. The commutating diode places both ends of the head at near ground forcing a head equivalent circuit of just a series \( R_h \) and the inductance \( L_T \) for the duration of the conduction of the diodes. The time for rise during this period is essentially \( LA-C/R_h \) which can be very long. When the transient voltage reduces as the change in current drops, then the circuit reverts to the standard parallel RLC of Figure 5.13A or B. Obviously this is not a desirable circuit.

The most popular circuit is shown in Figure 5.16. Here the full speed can be achieved but at the cost of transistor power dissipation. The voltage \( V \) is chosen to keep the negative transient voltage at the collectors above the input \( V_{in}^+ \). The damping resistor is chosen to satisfy EQ 5.17 for a zeta of 0.95.

\[
\zeta = 0.95 = \frac{1}{2W_hRC} \quad (EQ \ 5.17)
\]

The waveforms are shown in Figure 5.17. Notice the collector voltage relationship to the base voltage marked as 'margin' also the peak voltage to the \( V_T \) level that must be within the \( V_{CEO} \) breakdown voltage, (collector to emitter).
FIG 5.16

**Preferred Differential Driver for a Center-Tapped Head**

FIG 5.17

**Input, Collector, Current Waveform**
For a $P_{\text{max}}$ maximum we use EQ 5.18.

$$P_{\text{MAX}_{TX}} = (V_{cc \, \text{MAX}} - V_{b, \text{Min}} + V_{be \, \text{MAX}}) I_{\text{source MAX}} \quad \text{(EQ 5.18)}$$

We may divide power by two only if the switching signal has no dc component. If the DC average of the input waveform is not zero, then some other factor must be used. Its value will lie between 1 and 2 depending on the asymmetry. Another consideration is the length of time one transistor is conducting. This is due to the thermal lag of the transistor structure. For slow waveforms the power dissipation must be considered as the full value even if there is no dc component of the input signal. Localized heating of the junction may exceed the allowable junction temperature.

The junction temperature for all circuits can be calculated using the transistor thermal resistivity value published for that device.

$$T_J = (R_{JC} + R_{CA})(^\circ C/W)(P_{\text{w Max}})(\text{Watts}) + T_A \, \text{Max} \quad \text{(EQ 5.19)}$$

Where $R_{JC}$ is the thermal resistance in $^\circ \text{C/Watt}$ from junction to case, $R_{CA}$ is the thermal resistance in $^\circ \text{C/watt}$ from case to ambient air, $P_{W\text{Max}}$ is the power dissipation in watts, and $T_A$ is the ambient maximum temperature in $^\circ \text{C}$.

For best reliability the junction temperature, $T_J$, should not exceed $100^\circ \text{C}$ even though a device may be rated to $125^\circ \text{C}$ or even $150^\circ \text{C}$. The temperature rise is the first half of the equation. It may be modified by adding a heat sink which alters the parameter $R_{CA}$. Nothing can be done for $R_{JC}$ though.
R/W BLOCK DIAGRAM

Air flow also enters into $R_{CA}$ value and is usually published as a family of curves. For writing circuits the power dissipation is fairly high in comparison to standard circuits particularly as large currents are required in high inductance circuits. The requirement to keep the collectors out of saturation forces higher collector voltages.

$$I_h = I_{Source} \left( \frac{\beta}{1+\beta} \right) \quad (EQ \ 5.20)$$

BASE DRIVE

A further consideration is the base drive. The impedance of the base driving circuit needs to be kept low in order to reduce the Miller effect feedback. If the input impedance is high the head voltage transient will be capacitively coupled to the base circuit possibly forcing the transistor back out of conduction and the opposite transistor back into conduction. Figure 5.18 illustrates this effect where the dotted line represents the feedback thru Miller capacitance. The transistor $\beta$ also requires consideration when designing the base driver circuits. It also affects the current thru the head and the current source. All the circuits previously mentioned that are driven from current sources will have these limitations. Those that are saturated switches will have only the Miller effect to contend with. Equations 5.21 and 5.22 describe these effects.

$$I_h = I_{Source} - \frac{I_c}{\beta} = I_{Source} \left( 1 - \frac{1}{1+\beta} \right) \quad (EQ \ 5.21)$$

$$V_{base} = V_{in} - \left( \frac{V_{h \, Transient}}{\left( \frac{1}{CS} + Rin \right)} \right) Rin \quad (EQ \ 5.22)$$
**Fig 5.19**
BASE RISE- FALL UNSYMMETRY EFFECTS SHOWING FINAL SYMMETRY

**Fig 5.18** MILLER FEEDBACK FROM HEAD TRANSIENT

**Fig 5.20**
CURRENT PULSING
A METHOD TO IMPROVE RISE TIME USING HIGH INDUCTANCE HEADS

**Fig 5.21**
WAVE FORMS DUE TO CURRENT PULSING
TIME DOMAIN SOLUTION

The time domain solution for the head voltage and the head current as described in EQ 3.11 and EQ 3.14 are given in EQ 5.23 and 5.24 respectively.

\[ V(s) = \frac{1}{L} \frac{I(s) Wn^2}{(S^2 + 2\zeta WnS + Wn^2)} = \frac{IL}{\sqrt{1 - \zeta^2}} e^{-\zeta Wnt} \sin(\sqrt{1 - \zeta^2} Wnt) \] (EQ 5.23)

\[ I(s) = \frac{1}{S(S^2 + 2\zeta WnS + Wn^2)} \]

\[ = I \left[ 1 + \frac{1}{\sqrt{1 - \zeta^2}} e^{-\zeta Wnt} \sin(Wn \sqrt{1 - \zeta^2} t - \tan^{-1}\frac{\sqrt{1 - \zeta^2}}{-\zeta}) \right] \] (EQ 5.24)

It may be noticed that most write driver circuits bases are driven differentially. This type of input is forgiving of any slight unsymmetry in the input waveform as long as the unsymmetry is repeated on each input. This is illustrated in Figure 5.19 where the crossovers are not occurring at the centerline due to slope unsymmetry. Such unsymmetry may be caused by variations in rise and fall times. A typical switching input swing requirement for differential unsaturated switches is about 1.0V. This value guarantees total cut off of the opposite transistor. We assume that 0.4 volts Vbe are required to bring a transistor into a slightly conductive condition and by 0.7 to 1.0 volts the transistor is completely on. When using transistors with larger Vbe sat voltages, they need to be provided larger input swings in order to correctly switch them.
WRITE VOLTAGE CONSIDERATIONS

Since the write voltage transient forces the collector voltage to be high to accommodate the swing, we might profitably look at what we can do to limit the total swing. Restating Eq. 5.23 again, we can ignore the time varying terms and just look at the magnitude portion as shown in Eq. 5.25.

\[ V_n = \frac{I L W_n}{\sqrt{1 - \zeta^2}} \]  

(EQ 5.25)

by substituting \( KN_t^2 = L \) and ignoring the damping term in the denominator as \( \zeta \) is a constant for all write system = 0.95, we get:

\[ V = \frac{I KN_t^2}{\sqrt{KN_t^2 C}} = \frac{NI \sqrt{K}}{\sqrt{C}} \]  

(EQ 5.26)

Now we see that \( NI \) is proportional to the flux required to saturate the media. For a given head - media interface, \( NI \) is a constant. If we change the flying height and/or the gap length in order to reduce the current then we can reduce the transient voltage, but just reducing \( I \) forces \( N \) to be increased to keep the same saturating flux which accomplishes nothing. The only other alternative is to either improve the head efficiency by reducing the throat height provided we can do so without saturating the core pole tip or increasing the capacitance. This latter will lower \( W_n \) which increases the rise time which may be excessively detrimental.

WRITE PULSE SHAPING

One way to improve the rise time in a head that requires a large number of turns, such that the \( W_n \) is lower than desired, is to pulse the current source in time with each switching edge. The effect is to force the head current to...
WRITE PULSE SHAPING

rise towards the higher value and then just before the required current value is reached to drop the current source value to its normal value. A penalty for doing this is that there is a voltage across the head capacitance remaining that needs to be removed before the head current can settle to its final value. The width of the pulse will require careful control in order to orchestrate the desired result. A circuit for doing this is shown in Figure 5.20, along with the waveforms in Figure 5.21.

As can be seen the voltage transient is very large. The rise is fast during the pulse then it reverts to a negative slope until the transient is over. The equation takes the form of two parts where the

\[ V_h = \left( \frac{I_m}{S_{A-B}} - \frac{I_d}{S_{B-C}} \right) Z_h \]  

(EQ 5.27)

notation is for two step functions at differing times and \( I_m = I + I_d \) (EQ 5.28).

B. PRE DRIVER CIRCUITS

The circuits used to drive the Write Drivers can range all the way from a direct connection to the Flip-Flop to a intermediate amplifier or switch that is used to establish the bias levels required and/or the base current requirements.

For the saturated versions the driving circuit need only provide the base current required and a voltage output swing capable of turning the driver transistors on and off. Standard T2L logic blocks are usually sufficient. If higher base current is required an open collector output device can be used efficiently. An example of both is shown in Figures 5.22 A, B, and C.
Fig 5.22 A

T^2L, SATURATED DRIVERS

Fig 5.22 B

T^2L BUFFERED, SATURATED DRIVERS

Fig 5.22 C

PNP SATURATED DRIVERS
GROUNDED EMITTERS

Fig 5.23 A

NON SATURATING DRIVERS WITHOUT BUFFERS NPN

Fig 5.23 B

NON SATURATING DRIVERS WITHOUT BUFFERS PNP
B. PRE DRIVER CIRCUITS

For the non saturating switches either a T^2L, ECL or a voltage translating switch can be used. If T^2L logic blocks are to be used, care must be taken to minimize the Miller feedback transients during the up level by maintaining low impedances or by using pull up resistors as required in the saturated version. ECL logic has the advantage of low impedance and a voltage swing sufficient to switch the driver transistors.

If the write drivers are PNP and the head is tied to a negative voltage, then the type requires no base translation as shown in Figure 5.22C but may be connected directly if sufficient base drive is supplied. If the head centertap is grounded, then the bases of the write drivers need to be driven from a potential sufficient to keep the driver transistors out of saturation. This function is best performed by a current switch unless the storage time of saturated switches and their voltage swing can be tolerated.

With the current switch Pre Driver both the impedance and the voltage swing requirements can be designed in. Figure 5.24 shows an NPN driver with a PNP Pre Driver. The -V ref is chosen to keep the Write Driver collectors (3,4) out of saturation during the head transient. The bases of the Pre Driver can be driven directly from either T^2L or ECL logic blocks. This kind of circuit lends itself to large separations between the Pre Driver and the Write Driver wherein the impedance can be that of an interconnecting cable for termination purposes. The current in the Pre Driver needs to be large enough to produce the Write Driver base drive voltage swing required. When this circuit is worse cased both the Write Driver turn on and turn off requirements must be met but also the Miller feedback from the head transient must be allowed for. Lastly, the Write Driver base breakdown voltage Vber
**Fig. 5.24**

Non saturating driver with non saturating pre driver switch.

**Fig. 5.25**

A single pre driver driving two matched cable pairs to two drivers.
B. PRE DRIVER CIRCUITS

must not be exceeded. These equations are complicated by the base current requirements of the Write Driver. A set of equations follows.

\[ \Delta V_{bW.D.} = \left[ \frac{I_{\text{source}}}{\beta_{1 \text{min}} + 1} \left( 1 - \frac{1}{\beta_{1 \text{min}} + 1} \right) - \frac{I_{\text{source}}}{\beta_{1 \text{min}} + 1} \right] R_{\text{min}} \quad (\text{EQ 5.29}) \]

\[ \Delta V_{bW.D.} = \left[ \frac{I_{\text{source}}}{\beta_{1 \text{max}} + 1} \left( 1 - \frac{1}{\beta_{1 \text{max}} + 1} \right) - \frac{I_{\text{source}}}{\beta_{1 \text{max}} + 1} \right] R_{\text{max}} \quad (\text{EQ 5.30}) \]

\[ P_{TX_{2 \text{max}}} = I_{\text{source}} \left( \frac{V_{e_{\text{max}}} - \Delta V_{bW.D.}}{\beta_{1 \text{max}} + 1} + \frac{V_{bW.D.}}{1 + \beta_{1 \text{max}}} \right) \quad (\text{EQ 6.31}) \]

\[ |\Delta V_{bW.D.}| < V_{\text{bem}} \quad (\text{EQ 5.32}) \]

If more than one Write Driver is desired to be connected to a common Pre Driver, then due consideration needs to be paid to capacitance as associated with the RC of the Pre Driver load. One problem when driving long cables between the Pre Driver and the Write Driver is that both ends must be terminated in the characteristic impedance of the cable in order to absorb the transients associated with both the Pre Driver output and the Miller feedback of the Write Drive. This will ensure quiet operation with no reflections. A network can be designed to drive multiple cables with their characteristic impedance at both ends. A circuit for doing this is shown in Figure 5.25
B. PRE DRIVER CIRCUITS

Symmetry shows that half the impedance of a twinaxial cable or the impedance of a coaxial cable must be used for \( Z_0 \).

\[
Z_0 = \frac{R_3}{2} = R_2 + \frac{R_1(R_2 + \frac{Z_0}{2})}{R_1 + R_2 + \frac{Z_2}{2}} \quad \text{(EQ 5.33)}
\]

The voltage swing at the bases of the Write Driver will be a function of the two current sources as before (EQ 5.29, -30) but now \( R \) needs to be modified to include the effects of the network. This is best illustrated by considering Figure 5.26 when only one Write Driver is activated and the second is idle.

\[
V_A = I_{\text{source}} \left( \frac{\beta_1}{1 + \beta_1} \right) \left[ \frac{R_3}{R_2 + \frac{Z_0}{2} + R_1} \right] \quad \text{(EQ 5.34)}
\]

\[
\Delta V_{3-4} = \frac{V_A \left( \frac{R_3}{2} \right)}{R_1 + R_2 + \frac{R_3}{2}} \quad \text{(EQ 5.35)}
\]

This is the base to base voltage with no base current effects from the Write Driver.
C. CURRENT SOURCES

The current sources considered are those used to generate the write current. Several design requirements must be met. First the current source must be stable with temperature and supply voltages. Second the manufacturing tolerances must be minimized. Two circuits are considered here. The first is the zener controlled emitter degenerative circuit of Figure 5.27. This is shown as a negative current source.

For this circuit to function correctly the voltage on the collector of Q1 must always be more positive than its base. This prevents saturation. When the collector is connected to the Write Driver this means that the most positive base of the Write Driver must be at least two Vbe drops above the base of Q1. Notice that the Diode D1 is added to compensate for the Vbe of Q1 over temperature. This is only true if the diode characteristics of both Q1 and D1 are the same and the currents are the same. Doing this is rather wasteful so a compromise is made allowing a degree of temperature compensation. The zener D2 is chosen for a sharp knee or at least a fairly flat zener potential around the maximum and minimum currents expected thru R1. If the diode drop VD1 is the same as the Vbe at the operating current then the current source is essentially:

\[
\frac{V_z}{R_2} \left(1 - \frac{1}{B + 1}\right)
\] 

(EQ 5.36)

Since this is fairly ideal we need to consider the whole circuit. The circuit includes the T^L interface and Q2.
C. CURRENT SOURCES

First we will saturate Q2 for a maximum of 25 ma. This will ensure that the zener will be operating well past its knee.

\[ \frac{25 \text{ ma}}{B_z} \geq I_{b_{z_{min}}} = \frac{+V_{min} - V_{be_{z_{max}}} - V_{sat}}{R_{z_{max}}} - \frac{V_{be_{z_{max}}}}{R_{z_{min}}} \] (EQ 5.37)

With Q2 saturated we can proceed to the input of Q1.

\[ I_{z_{min}} = \frac{(+V_{min} - (-V_{min}) - V_{D_{1_{max}}} - V_{z_{max}} - V_{c_{sat_{max}}} - I_{Q_1} \left( \frac{1}{\beta_{1_{min}}} \right))}{R_{1_{max}}} \] (EQ 5.38)

The voltage at the base of Q1 will be relative to the minus supply, as follows if we ignore the fact that the first term \( V_{z_{min}} \) is contrary to \( V_{z_{max}} \) used to calculate \( I_{z_{min}} \) as given in EQ 5.37.

\[ V_{b_{1}} = V_{z_{min}} + R_{z_{min}}(I_{z_{min}}) + V_{D_{1}} + R_{D_{1_{min}}}(I_{z})_{min} \] (EQ 5.39)

Therefore the current source will be:

\[ I_{source_{min}} = \frac{V_{b_{1_{min}}} - V_{be_{1_{max}}}}{R_{z_{max}} \left( \frac{\beta_{1_{min}}}{1 + \beta_{1_{min}}} \right)} = I_{Q_1} \] (EQ 5.40)

If this current source were to feed the Write Driver of Figure 5.16, then the actual head current would be reduced by the base current drawn by the Write Driver as indicated in EQ 5.20.
Fig 5.26
Simplified circuit when 2nd driver is off.

Fig 5.27 Current source
Negative

Fig 5.28 Wilson mirror
Negative current source
C. CURRENT SOURCES

The maximum write current can be found as follows:

\[ I_{z_{\text{max}}} = \frac{+V_{\text{max}} - (V_{\text{max}}) - V_{\text{D}_{1\text{min}}} - V_{z_{\text{min}}} - V_{\text{e}_{\text{em}}} - I_{Q_{1}} \left( \frac{l}{\beta_{1\text{max}}} \right)}{R_{1\text{min}}} \]  

\[ V_{b_{1\text{max}}} = V_{z_{\text{max}}} + R_{z_{\text{max}}} (I_{z_{\text{max}}}) + V_{D_{1\text{max}}} + R_{D_{1\text{max}}} (I_{z_{\text{max}}}) \]  

\[ I_{\text{source}_{\text{max}}} = \frac{V_{b_{1\text{max}}} - V_{\text{be}_{1\text{max}}}}{R_{2\text{min}}} \left( \frac{\beta_{1\text{max}}}{1 + \beta_{1\text{max}}} \right) \]

The manufacturing tolerance (more than worse case) is then:

\[ \Delta I_{\text{source}} = I_{\text{source}_{\text{max}}} - I_{\text{source}_{\text{min}}} \]

It should be noted that several factors can be controlled by choosing both the zener voltage large compared to \( V_{\text{be}_{1}} \) and \( V_{D_{1}} \) and using a temperature compensated zener with 1% or better resistors for \( R_{2} \). Also closer tolerances on the zener voltage \( V_{z} \) and the zener impedance \( R_{z} \).

Going back to the saturation curves of Figure 4.8, we can see reasons for a small delta \( I_{\text{source}} \) when we are forced to use thick media where the saturation curve rolls off. If we are using media where the saturation curve is flat above saturation then we can use cheaper wider tolerance parts for the current source.
C. CURRENT SOURCES

We can go thru a similar procedure if we choose a positive current source.

The second type of current source is the current mirror. This circuit finds favor if the whole is to be integrated on a single chip. The circuit of Figure 5.28 is a simple Wilson current mirror. The requirements for stable current are the value of $R_3$ and the matching of $R_1$, $R_2$, $Q_1$ and $Q_2$. Often the current thru $Q_1$ is multiplied by the junction area ratios of $Q_1$ and $Q_3$ with due consideration for the periphery of the emitters. The function of $Q_2$ is to supply base current to $Q_1$ and $Q_3$ bases at the cost of the error $I_{b_2}$.

$$I_{b_2} = \frac{I_{\text{Error}} = (I_{b_1} + I_{b_3})}{\beta_2} \quad (\text{EQ 5.45})$$

Current multiplication can also be achieved by varying the relative value of $R_1$ and $R_2$. Since the resistors in integrated circuits typically have a tolerance of 25%, this means that some other resistor type must be used for $R_3$ or it can be laser trimmed as one manufacturer has done.

Power dissipation for both types need to be calculated to ensure the junction temperature is not exceeded nor the devise forced into second breakdown. The output voltage is simply the conducting base voltage of the write driver less one $V_{be}$ or $V_c$ max.

$$P_{\text{source max}} = \frac{\beta (V_c \text{ max} - V_{\text{be min}}) I_{s \text{ max}} + I_s V_{\text{be min}}}{\beta + 1} \quad (\text{EQ 5.46})$$
D. DATA

In most recording applications the Write Data is received on multiple lines which must be converted to serial form before writing on the media. This is easily handled by a parallel to serial converter under the control of the write clock. The output of the shift register, or serial data is then changed to pulses if the data is true, or no pulses if the data is false. These operations are shown in Figure 5.29 which includes a means of providing alternations of the input lines to the Write Pre Driver if used and/or the Write Driver. The alternations in input level provide the current switching which in turn provides the flux changes of the recording.

The function of the 'and' block A can be modified to suit the code used for recording by the use of an encoder. These circuits will be covered later when we discuss codes. There is one other function that can be included in the Block A and that has to do with Pre Compensation. Consider for a moment the transition density curve Figure 4.3 and the interaction between transitions that cause the reduction in amplitude and pulse shift. When writing a data pattern there is not a constant density but discreet changes in density depending on the data content and the code used. The plot for bit shift or pulse shift included in the density curve was achieved by measuring the peak spacing between two adjacent transitions separated by long areas of no transitions. This type pattern can also occur in a data stream for some codes. If we were to write the transition in such a way that a pulse that is shifted early in time compared to its true position could be compensated for by writing the transition late. Similarly a pulse that is shifted late can be corrected by writing it early. Thus when this signal is read back the pulses are very nearly back to their true position. This is know as Pre Compensation. When a head - media choice
**Fig 5.29 A**
NRZ to NRZI converter

**Fig 5.29 B**
Parallel to serial converter

**Fig 5.29 C**
Data waveforms NRZ to NRZI
is made for a particular machine design, compromises can be made that can increase
the density beyond that safely obtainable by using Pre Compensation. Generally
speaking for the FM codes Pre Compensation is advisable below a resolution of
0.7 and definitely required below 0.6. The subject of codes is discussed later.
The circuits chosen to implement Pre Compensation must consider any parallel
delays in the logic paths as any unsymmetry there will write bit shift. This
can best be achieved by using logic gates from the same clip for all parallel
functions. As we begin the design we need to determine the number of discreet
shifts required. These depend on the code used and the transition density
chosen. For example, one code might exhibit two levels of bit shift, ± 5 and
± 9ns. These are sufficiently far apart that it would be expedient to design
a system that implemented the shifts. A truth table then needs to be generated
that describes the pattern and the expected shifts. We will leave this function
to the chapter on codes as the implementation of the code is done simultaneously.
This will suffice for the present.

We have now completed the blocks used for writing with a single head. There
were many blocks described for each function. How they are put together and
which block is chosen depends on the power supply, biasing, bit timing vs.
circuit delays such as saturated transistors, intended cost goal, and the
head - media interface magnetically and electronically.
READ CIRCUITS

Referring to the block diagram Figure 5.1, locate the Read Pre Amplifier. This particular block determines the basic signal to noise ratio of the machine. It also provides the functions of signal amplification and impedance change. When reading a head signal which is the result of the \( \frac{dv}{dt} \) of the recorded transitions the windings of the head are connected to the Pre Amplifier. The amplifier also has some input capacitance and some input resistance, Zin. Since we are concerned with a maximum voltage at the Pre Amplifier input for voltage amplifiers, the concept of impedance matching is incorrect. We must, however, properly damp the RLC network as previously discussed such that we have a zeta of 0.7 for a maximally flat bandpass. Now R and C of the head adds appropriately to the Zin and Cin of the amplifier and must be included in the calculations.

Single ended amplifiers, which most engineers are familiar with, have poor common mode rejection meaning that for any ground shift voltage, power supply voltage noise, or magnetic and electric field noise coupled into the signal leads the amplifier will treat them as if they were signal. This is disastrous for high speed magnetic recording. For this reason all wide bandwidth read amplifiers use the differential connection as illustrated in Figure 6.1. Differential amplifiers have excellent common mode signal rejection and common mode power supply noise rejection.

The differential connection itself needs some basic understanding. Head signals are usually referred to in volts, peak to peak, Differential. This means that the voltage across the two inputs or outputs is measured between the two inputs or outputs as a Peak to Peak value. An oscilloscope is the usual measuring instrument. The usual oscilloscope set up is A - B for the two inputs.
FIG 6.1
READ PRE-AMP CONFIGURATION

FIG 6.2 A
SINGLE ENDED AND DIFFERENTIAL SIGNAL LEVELS

FIG 6.2 B
CENTER-TAPPED HEAD

\[ L_T = L_1 + M_1 + L_2 + M_2 \]
READ CIRCUITS

If we measured 2 mV PP differential signal between points A and B, we would then expect to measure 1.0 mV PP between point A and ground also from point B and ground. This is referred to as 1.0 mV PP single ended. (S.E.) The term "differential" means the difference in voltage between terminals A and B. In Figure 6.2A we can see that the voltage difference between terminal A and B at point C is +0.5mV - (-0.5mV) = +1.0mV (EQ 6.1). Similarly, at point D we measure -0.5mV - (+0.5mV) = -1.0mV (EQ 6.2).

The resultant waveform would be a voltage with an amplitude of 1.0mV - (-1.0mV = 2.0mVpp differential (EQ 6.3). We could look at the following relationships.

\[
2\text{mV PP diff} = 1\text{mV PP SE} = 0.5\text{mV BP SE} \quad \text{(EQ 6.4)}
\]

where S.E. is single ended, and B.P. is base to peak.

We could add to the complexity and say that this signal is 0.707mV RMS Differential or we could say it is 0.3535mV RMS single ended.

With the above background we can now talk about the amplifier itself. The parameters we are most concerned with are high gain, wide bandwidth, low noise, low output impedance, and high input impedance with a differential connection and high common mode signal and power supply rejection.

The input signals are typically in the low millivolt to microvolt range. This immediately requires that the amplifier noise referred to the input must be considerably lower than these levels. For example, we require an amplifier that has a Signal to Noise ratio of +30 db, meaning

\[
\frac{S}{N} = 30 \text{ db} \quad \text{(EQ 6.5)}
\]
READ CIRCUITS

For an expected 1.0 mWPP signal, S, we need to first convert this to .3535 mV RMS differential. The noise limit can then be calculated from

\[
\text{Antilog} \left( \frac{30}{20} \right) = \frac{31.622}{N} = \frac{0.3535 \text{ mV RMS}}{N} \quad \text{(EQ 6.6)}
\]

\[
N = \frac{0.3535 \text{ mV RMS}}{31.622} = 11.17 \text{ micro volts RMS Diff.} \quad \text{(EQ 6.7)}
\]

If the amplifier gain were 100 then we would expect to measure 1.117 mV RMS of noise at the amplifier output. The amplifier input impedance and the source impedance play a dominant role. There are two sources of noise to consider, first the voltage and shot noise, meaning with the inputs shorted together we would measure an output noise equal to this internal noise voltage source times the amplifier gain. The second noise source is a noise current. To develop a voltage we simply multiply this noise times the input circuit impedance. In our case this is an RLC circuit; therefore, we would expect it to vary with frequency. There is a third noise source called \( \frac{1}{F} \) noise, but as this is below a few cycles and most magnetic recording occurs at much higher frequencies, we can effectively ignore this noise.

If the head were purely resistive then we could add the two noise sources as the root mean square:

\[
K \sqrt{Vn^2 + InR^2} = K(\text{effective noise}) \quad \text{(EQ 6.8)}
\]

where \( K \) is the gain of the amplifier and \( R \) is the resistive head.
**Fig 6.3**

*Amplifier Noise Sources*

**Fig 6.4**

\[ V_{na} = \text{(Head Impedance)} \times I_n \]
READ CIRCUITS

This becomes complicated as we use the true head impedance. The noise is no longer white noise, but is coloured by the reactive head, Figure 6.4. Generally we connect the head and measure the noise as a total noise instead of trying to separate the various types of noise.

We may choose a commercially available Pre Amplifier or we may design our own. The Fairchild µa733 is one that has desirable characteristics. Flexible gain, reasonable input impedance, fairly low output impedance, very good Common Mode Rejection Ratio and about 12 µV of noise measured in 10MHZ bandwidth. The amplifier bandwidth is around 70 MHZ. A variation of the µa733 design is the Signetics SE592. The basic difference is in the use of a pair of current sources instead of a single source supplying the first stage. The basic connection is a common emitter differential pair driving a common emitter second stage with shunt feedback. The output stage is common collector.

These two commercial devices will suffice as long as the head signal is several mV minimum, and the head impedance is low. When lower level head signals are involved, then a better amplifier is needed. There is another connection that might be better and that is the cascode stage. Here the input impedance is about the same, but Miller feedback is considerably reduced. The shunt feedback connection does reduce the Miller feedback from that of a straight gain stage using a common emitter circuit. Compare these circuits in Figure 6.5 thru 6.7.

The low noise is achieved by the use of transistors that have very low base resistance, $r_{ib}$. A selection can be made based on $r_{ib}$, breakdown voltage and $F_t$. If desired, the amplifier could be designed and integrated as
**FIG 6.5**  MA 733
SCHEMATIC (FAIRCHILD)

**FIG 6.6**  NE 592
SCHEMATIC (SIGNETICS)

**FIG 6.7**  CASCODE CONNECTION
READ CIRCUITS

an IC using the design rules for the pertinent parameters.

We will design several Pre Amplifiers here in order to show the method, considerations and procedures.

The basic amplifier will be done first; see Figure 6.8. Simply, the input impedance differentially is equal to \(2(\text{re} + \text{Rm}) \beta_{CE}\) (EQ 6.9).

There are other considerations involving the collector, but we will ignore those. The output impedance differently is \(2(\frac{RL}{\beta_{EFF}}) + \text{re} + \text{Rm}\) (EQ 6.10)

The gain differentially is \(\frac{2}{2(\text{re} + \text{Rm})}\) or \(\frac{RL}{\text{re} + \text{Rm}}\) (EQ 6.11)

where re is the emitter resistance, Rm is the bonding resistance internal to the transistor.

These simple equations suffice as they will give us the true value within a few percent. If we have chosen a transistor with sufficient Ft, then the bandwidth will be determined by the Miller effect and any stray capacitance.

The Miller effect is worse if the input source resistance is large and less if it is low.

\[
V_1 = V_{in} + \frac{V_o \cdot R_s}{R_s + \frac{1}{C_S}} \left(1 + \frac{\text{Vin} + AV_{in}}{L_a + R_L}\right) \quad \text{(EQ 6.12)}
\]

\[
V_o = V_1 \left(\frac{RL \geq L}{\text{re} + \text{Rm}}\right) \left(\frac{1}{R_s + \frac{1}{CS}}\right) \quad \text{(EQ 6.13)}
\]

7.5
**FIG 6.3** SIMPLE DIFFERENTIAL PREAMPLIFIER

**FIG 6.9** MILLER FEEDBACK CONSIDERATIONS

**FIG 6.10** MILLER FEEDBACK REDUCTION
substituting and rearranging we get:

\[
A = \frac{V_0}{V_{in}} = \frac{R_L(R_s + \frac{1}{\text{CS}})(R_L + 1)}{(R_e + R_m)(R_L + R_s + \frac{1}{\text{CS}}) + R_L(R_L + 1 + \frac{1}{\text{CS}} + \frac{1}{R_L})}
\]  
(EQ 6.14)

If we allow \(R_s \rightarrow 0\) then we have the case of zero input resistance which is close to the case of being driven by an emitter follower.

\[
A_{R_s \rightarrow 0} = \frac{1}{R_c(\text{CS})}
\]  
(EQ 6.15)

If the frequency is raised so that \(\left|\frac{1}{\text{CS}}\right| = R_L\) in magnitude, then the equation reduces to:

\[
A = \frac{R_L^2}{(R_e + R_m)(2R_L) + R_L} = \frac{R_L}{2(R_e + R_m) + 1}
\]  
(EQ 6.16)

which indicates that the true -3db point for the zero \(R_s\) case is slightly lower than where \(\left|X_c\right| = R_L\).

The whole object is to show that as long as we use the circuit of Figure 6.8, we will not get good bandwidth even if we drive the inputs with emitter followers in order to reduce \(R_s\) (Figure 6.10).

Notice also that the bandwidth reduces quickly if \(R_L\) is large. This may be acceptable, though, so we will finish the design. The current source and the dynamic range needs to be considered next. The power supply \(+V\) can be
READ CIRCUITS
determined from the current source

\[ V_{\text{dc}} = +V - \frac{I_{\text{source}}}{2} \left( R_L \right) \left( \frac{B}{1 + B} \right) \]  

(EQ 6.17)

In order to get sufficient reverse bias on the collector junction, we can refer
to the transistor plots of constant bandwidth as a function of \( V_{CE} \) and \( I_C \).
Choosing the \( V_{CE} \) for the best bandwidth, we only need to assure ourselves that
the negative output signal swing which is the input signal times the gain cannot
saturate the collector junction.

\[ V_{\text{IN}} \leq V_{\text{in max}} \leq (I_{\text{source}}) \frac{B}{1 + B} \left( R_L \right) + V_f - A_f \left( I_C + I_{\text{in max}} \right) \]  

(EQ 6.18)

\[ V_{\text{IN}} \leq V_{\text{be max}} \leq (I_{\text{source}}) \frac{B}{1 + B} \left( R_L \right) \]  

(EQ 6.19)

If these three equations are satisfied in the worse case, we have established
the +V level. For example, using the parameters below determine the values
required using the circuit of Figure 6.10.

\[ \beta = 70 \text{ Min} \]

\[ F_t @ 2 mA = 400 \text{ MHz} \]

\[ C_{ob} = 5 \text{ PF} \]

\[ V_{\text{in max}} = 10 \text{ MV peak to peak} \]

\[ F_{\text{sig max}} = 5 \text{ MHZ} \]
READ CIRCUITS

First we will design for a bandwidth of at least 50 MHz so that we have control of the phase over a manufacturing run.

With an emitter follower input we can assure that Miller effect is small therefore the roll off is approximately when $|X_C| = R$. Notice that we have several capacitors in parallel, $C_{ob}$ of the amplifier, $C_{ob}$ of the emitter follower and some $C_{be}$ of the emitter follower plus stray capacitance.

$$C_t = 2C_{ob} + C_{be} + C_{st} = 10 + 3 + 5 = 18 \text{ pf}$$  \hspace{1cm} (EQ 6.20)

Assume 20 pf

$$X_C = \frac{1}{2\pi CF} = \frac{1}{(2\pi)(5\times10^7)2\times10^{-12}} = 1.59\times10^2 \Omega$$  \hspace{1cm} (EQ 6.21)

Therefore $R_L$ cannot be greater than 150 $\Omega$

At a current of 2.0 ma per transistor we need a current source of 4.0 ma.

The gain of the 2nd stage is approximately

$$A_2 = \frac{R_L}{re + R_m} = \frac{150}{26 + 5} = 8.333$$  \hspace{1cm} (EQ 6.22)

The $V$ swing across the $R_L$ is

$$V_{RL_{pp}} = \frac{Vin_{pp}}{2} A_2 = \frac{10\text{mv}}{2} \times 8.333 = 41.665 \text{ mv pp se}$$  \hspace{1cm} (EQ 6.23)

The max DC capability of the output $V$ swing is

$$(I_s)(R_L) = (4 \text{ ma})(150) = 600 \text{ mv pp se}$$  \hspace{1cm} (EQ 6.24)

which is well above the 41.665 V expected.

7.8
READ CIRCUITS

We need about 5 volts reverse bias on the collector junction as the Vcc needs to be greater than

\[ V_{cc} - V_{b1} - V_{RL} \geq 5V \]  \hspace{1cm} (EQ 6.25)

\[ V_{cc} = (-0.75V) - (2.0\text{ma})(150\Omega) \geq 5V \]

\[ \therefore Vcc \geq +4.55V \]

to allow for worse case conditions let us choose 6.0V for Vcc.

The output quiescent voltage is then (nominal)

\[ V_{c2} - V_{bc3} = 6.0V - (2.0\text{ma})(150\Omega) - 0.75V = 4.95V \]  \hspace{1cm} (EQ 6.26)

If we choose the negative supply as -6.0v then the current source if a resistor should be (nominal)

\[ R_1 = \frac{|2V_{be} - 6.0V|}{2I_c} = \frac{|1.5V - 6.0V|}{4.0\text{ma}} = 1.125K\Omega \]  \hspace{1cm} (EQ 6.27)

Similarly we can calculate the input emitter follower resistor for a 2.0ma current as (nominal)

\[ R_2 = \frac{|V_{be} - 6.0V|}{2.0\text{ma}} = \frac{|0.75 - 6.0|}{2.0\text{ma}} = 2.625K\Omega \]  \hspace{1cm} (EQ 6.28)

The output emitter follower can only be calculated if we know the impedance we will be driving. Let us assume we will drive a 300\Omega load. Our output swing is 41.66 mVpp. This requires that we be able to pull down the emitter voltage such that it can follow.
READ CIRCUITS

\[
\frac{V_0}{R_o} = \frac{41.66 \text{ mvpp}}{300 \Omega} = 0.1388 \text{ ma required.} \quad (\text{EQ 6.29})
\]

Output capacitance will increase this value.

We can provide this current easily with our 2.0 ma sources

\[
R_6 = \frac{V_0 - (-6V)}{2.0 \text{ ma}} = \frac{4.9v + 6.0v}{2.0 \text{ ma}} = 5.45K, \text{ nominal} \quad (\text{EQ 6.30})
\]

The true gain is not the 8.33 of EQ 6.22, but is modified by the two emitter followers.

The gain is approximately

\[
\frac{2.625K}{2 + 2.625} = \frac{(5.45K)(0.5K)}{5.45K + 0.5K} = \frac{(1.972)(8.333)}{8.059} \quad (\text{EQ 6.31})
\]

The above was done to show the attenuation of the other stages and in practice you will measure very close to this.
FIG 6.11
ATTENUATION THROUGH Emitter FOLLOWERS

FIG 6.12 A
CURRENT SOURCE FROM DESCRIBED COMPONENTS

FIG 6.12 B
CURRENT SOURCE MATCHED Vbe TRANSISTOR PAIR OR INTEGRATED

FIG 6.12 C
STABILIZED WILSON CURRENT SOURCE INTEGRATED VERSION

FIG 6.14
Bode Plot of Amplifier of FIG 6.13

FIG 6.13
DESCRIBE OR INTEGRATED AMPLIFIER WITH FIXED CURRENT - Vbe BALANCE
READ CIRCUITS

Let us look at the effect of the current source resistor. If there is a 1.0 Voltpp noise signal on the input, then we would expect the output quiescent voltage to vary.

It would be

\[ \Delta V_C = R_L \Delta I = \frac{1.0V}{1.125k\Omega} = 0.1333 \text{ volts} \]  

(EQ 6.33)

Depending on the balance of the circuit we would expect some of this change to appear in the output as a differential signal. Assume the balance was 2% off then the output would contain 2% (0.1333v) or 2.666 mV noise.

If our minimum input signal were 1.0 mV then the output would be

\[ (8.059)(1.0 \text{ mv}) = 8.059 \text{ mv} \]  

with a 2.666 mV noise for a S/N of \( \frac{8.059}{2.666} = 3.02:1 \) (EQ 6.34) which is disastrous.

Well, what can be done? There are several. One is to provide the best balance in both transistor parameters and resistor values, and second to make \( R_1 \) a current source. Now the current will not vary with noise and the current balance is optimized. A current source is shown in Figure 6.12.

The current source is calculated as follows:

\[ I_s = \frac{|V| R_3}{R_2 + R_3} - V_{be} - \left( \frac{I_s}{1 + \beta} \right) \left( \frac{K_f K_2}{K_{sL}} \right) \]  

(EQ 6.35)
READ CIRCUITS

Notice the placement of the capacitor C. This is positioned in order to reduce noise across R₁ which determines the actual current. Its value is high enough so that the lowest frequency component of noise is sufficiently attenuated.

The second current source type is shown in Figure 6.128. It is basically a Wilson source.

Now we have got a very good idea of what the nominal case should be. We have no idea of what will happen worse case. Let us pursue this as it is a very important consideration. Worse case is always figured to use the various parameters in the direction that emphasizes the calculation in the direction desired.

The minimum value of stage current (non current source version) is obtained by modifying EQ 6.27. (use 5% values)

\[ I_{\text{min}} = \frac{|-2 \cdot (V_{\text{be max}} - V_{\text{be min}})|}{R_{\text{max}}} = \frac{|-(2)(0.80\text{v}) - (-5.7\text{v})|}{1181 \Omega} \]

\[ = 3.471 \text{ ma} \text{ instead of our desired 4.\text{ma}} \]

This includes the temperature effects on V_{be}.

Similarly, we can calculate the maximum current

\[ I_{\text{max}} = \frac{|-2 \cdot V_{\text{be min}} - V_{\text{be max}}|}{R_{\text{min}}} = \frac{|-(2)(0.7\text{v}) - (-6.34\text{v})|}{1068 \Omega} \]

\[ = 4.588 \text{ ma} \] (EQ 6.37)
READ CIRCUITS

The output voltage variations are complex. We will take the straight forward case first.

\[
V_{o\ min} = V_{cc\ min} - \left[ \left( \frac{I_s\ max}{2} \right) \left( \frac{\beta_2\ max}{1 + \beta_2\ max} \right) - \frac{I_s\ max}{1 + \beta_3\ min} \right] R_L\ max - V_{be_3\ max}
\]

\[
= 5.70v - \left[ \left( \frac{4.588\ ma}{2} \right) \left( \frac{300}{1 + 300} \right) - \frac{1.57\ ma}{1 + 300} \right] 157\Omega - 0.8v \quad (EQ\ 6.38)
\]

Notice that \(I_s\ max\) really depends on \(V_{o\ min}\), therefore, the current is not the true maximum at all but less. We can best calculate a usable value by assuming a straight 2 ma for \(I_s\) and ignoring the fact that it is worse than worse case, but this is acceptable.

\[
\therefore V_{o\ min} = 5.70v - (2.286\ ma - .006\ ma) 157\Omega - 0.8v \quad (EQ\ 6.39)
\]

\[
= 4.460\ v
\]

Similarly we can obtain \(V_{o\ max}\)

\[
V_{o\ max} = V_{cc\ max} - \left[ \left( \frac{I_s\ min}{2} \right) \left( \frac{\beta_2\ min}{1 + \beta_2\ min} \right) - \frac{I_s\ min}{1 + \beta_3\ max} \right] R_L\ min - V_{be_3\ min}
\]

\[
= 6.30v - \left[ \left( \frac{3.471\ ma}{2} \right) \left( \frac{70}{1 + 70} \right) - \frac{2.0\ ma}{1 + 70} \right] 143\Omega - 0.70v
\]

\[
= 6.30v - (1.711\ ma - .028) 143 - 0.70v 
\]

\[
= 5.36v \quad (EQ\ 6.40)
\]

There is a 0.9v difference between the two worse cases meaning that in manufacturing we will see this spread.
READ CIRCUITS

In actuality it is worse than this because we cannot buy discreet transistors with Vbe's so well matched. Let us look at the Ic current again.

For this we need to refer to the Vbe vs. Ic curves as well as the spread between devices. This spread can be as great as a tenth of a volt at these currents. The unbalance then becomes,

\[
\Delta I = \frac{0.1v}{2(26)} = \frac{4.41 \text{ ma}}{\text{Ima}/2}
\]

This means that one transistor is drawing almost all the current and the second is nearly cut off - drawing only

\[4.588 - 4.41 = 0.178 \text{ ma}\]

The amplifier is useless to us if built out of discreet transistors. Now do you see the advantage of doing a worse case analysis. We can modify the circuit to force current balance by employing two current sources of half the value and adding a capacitor of a suitable value between the emitter as shown in Figure 6.13. Now balance is restored, but at the cost of a zero and pole in the gain equation (6.42) for low frequencies.

\[
A = \frac{R_L}{r_e + R_m + \frac{1}{cs}} = \frac{R_L \cdot CS}{C(r_e + R_m) S + 1}
\]

(EQ 6.42)
READ CIRCUITS

The gain curves as shown in Figure 6.14.

Usually for a low voltage low current stage we do not need to worry about the power dissipation of the transistors, but we will calculate those values anyway. This combination cannot occur but it will assure us that we are safe.

$$P_{w \, \text{max}} = (I_c \, \text{max}) \frac{V_{ce \, \text{max}}}{2} \left( \frac{\beta_2 \, \text{max}}{1 + \beta_2 \, \text{max}} \right) V_{cc \, \text{max}}^2 V_{be \, \text{max}} - \left( \frac{4.588 \, \text{ma}}{2} \left( \frac{\beta_2 \, \text{max}}{1 + \beta_2 \, \text{max}} \right) - \frac{I_{i_1 \, \text{max}}}{1 + \beta_3 \, \text{max}} \right) R_{i\, \text{min}}$$

$$= \left( \frac{4.588 \, \text{ma}}{2} \right) \frac{300}{301} \left[ 6.3v + 1.6v - \left( \frac{4.588 \, \text{ma}}{2} \right) \left( \frac{300}{301} \right) \right]$$

$$= (2.286 \times 10^{-3})(6.3 + 1.6 - 3.26 \times 10^{-1}) = 17.314 \, \text{mw} \quad (\text{EQ 6.44})$$

For a transistor that has a derating factor of 1.7 mw/°C this amounts to a

$$\frac{17.314 \, \text{mw}}{1.7 \, \text{mw/°C}} = 10.18° \, \text{C rise} \quad (\text{EQ 6.45})$$

The two worst resistors are $R_i$ and $R_s$. These are respectively

$$(I_{i_\text{max}})(V_{R \, \text{max}}) = \frac{\left( \left| -2 \frac{V_{be \, \text{min}} - V_{e \, \text{max}}}{R_{i \, \text{min}}} \right|^2 \right)}{R_{i \, \text{min}}} = 22.48 \, \text{mw} \quad (\text{EQ 6.46})$$

and

$$(I_{s \, \text{max}})(V_{R \, \text{max}}) = \frac{(V_{o \, \text{max}} + V_{e \, \text{max}})^2}{R_{s \, \text{min}}} = \frac{(5.36V + 6.3V)^2}{5.177K} = 26.26 \, \text{mw} \quad (\text{EQ 6.47})$$
This completes the design except for the noise. This circuit is quite noisy for several reasons. First the effective noise voltage source resistance $r_{ib}$ is twice due to the emitter follower input $r_{ib}$ used to increase the bandwidth and the regular gain transistor input source resistance $r_{ib}$. Second, the gain is only 8.03 which is not enough to ensure adequate Signal to Noise ratio into the following stages. Third, the common mode power supply rejection and common mode input signal rejection is very poor. All this adds up to a poor choice. Some degree of immunity can be achieved by using transistors that have lower $C_{ob}$ and using current sources and an emitter capacitor. These 3 changes improve the design and permit higher gain. The capacitor could be eliminated if the circuit were integrated where $V_{be}$ matching is typically better than 5.mv.

A much better circuit is the cascode amplifier. We will discuss this next. It is easily integrated.

Transistors 5 and 6 are the current sources. The current is fixed by $R_2$ and $R_3$ with $R_1$. Transistors 3 and 4 is the first stage. Its emitter feedback is thru C and its load is $r_e$ of transistors 1 and 2. Then transistors 1 and 2 provide the gain where their load is $R_4$ and $R_5$. The output stage is transistor 7 and 8.

The advantage of this circuit is that the gain of the first stage is one, therefore, Miller capacitance is only $2(C_{ob})$. This devise can be made large in order to ensure $r_{ib}$ is small therefore low noise. Bandwidth is determined by $R_4$ and $C_{ob}$ of transistors 1 or 2 and these can be made small in order to reduce $C_{ob}$.

Let us proceed as we did before and start with the value of $R_4$ and $R_5$. From 2N918 transistor data,
FIG 6.15
CASCODE PRE AMPLIFIER
INTEGRATED OR DESCRIBED

FIG 6.16
INPUT ATTENUATION DUE TO
HEAD, AMPLIFIER IMPEDANCES
READ CIRCUITS

\[ T_{1,2} \text{ Cob} = 1.9 \, \text{pf} \, @ \, 5 \, \text{v} \]

\[ F_t = 1.2 \, \text{GHZ} \]  

\[ X_c = \frac{1}{2\pi F_{bw}(\text{Cob}_1 + \text{Cob}_2 + \text{C}_s)} \]  

\[ X_c = \frac{1}{50 \, \text{MHZ}(2\pi)(1.9 + 1.9 + 3)\text{pf}} = \frac{1}{(5 \times 10^7)(2\pi)(6.8 \times 10^{-12})} = 4.68 \times 10^3 \Omega \]

use 450 \( R_L \) nominal.

Gain \( A_1 = \frac{R_L}{r_{e1} + R_m} = \frac{450}{\frac{26}{2 \text{ma}} + 5 \Omega} = 25 \text{ nominal} \) (EQ 6.49)

Gain \( A_3 = \frac{r_{e1} + R_m}{r_{e2} + R_m} = \frac{26}{2 + 5} = 1.000 \) (EQ 6.50)

Therefore the total gain is (25)(1) for the same bandwidth.

Next we will calculate the current sources for 2.0 ma each using our ± 6V power supplies letting \( R_2 \) and \( R_3 = 500 \Omega \) each.

\[ R_1 = \frac{V_s \, R_1}{R_2 + R_3} = \frac{2(2 \text{ma})}{\beta + 1} \frac{R_2 \, R_3}{R_2 + R_3} - V_{be} \]

\[ R_1 = \frac{1}{2 \text{ma}} \]

\[ \frac{(6.0)(500)}{1000} - \left( \frac{4 \times 10^{-3}}{151} \right)(250 \Omega) - 0.75V \]

\[ = \frac{2 \times 10^{-3}}{2 \times 10^{-3}} \]

\[ = 3 - 6.622 \times 10^{-3} - 0.75 = 1.12 \Omega \]
READ CIRCUITS

Notice the effect of the $R_2 \, R_3$ network as a result of base current; it reduces the effective base voltage. This is why we used $500\Omega$ each. If we chose a value to save current then the loss could be substantial in the worse case analysis.

The output voltage, $V_o$, becomes an interesting function of all the series bases and the output base.

$$V_o = V_{CC} - R_4(I_{R_1})(1 - \frac{3 - 1}{\beta + 1}) - V_{be}$$

$$= 6V - 450(2.0\text{ma})(1 - \frac{2}{151}) - 0.75v = 4.362 \text{ Volts} \quad (\text{EQ 6.52})$$

The value of $R_{7-8}$ for the same 2 ma of current simply is,

$$R_7 = \frac{V_9 + V_7}{2.\text{ma}} = \frac{4.36 + 6.0v}{2.0\text{ma}} = 5.18K\Omega \quad (\text{EQ 6.53})$$

And lastly, the value of $R_6$ should be such that the variations in base current of $T_{X_1}$ and $T_{X_2}$ do not disturb the voltage.

Choose $I_d$ of 6 ma then

$$R_6 = \frac{V_{CC} - 2V_d}{6.\text{ma}} = \frac{6.0v - 1.6v}{6.\text{ma}} = 733\Omega \quad (\text{EQ 6.54})$$

Now we could look at the bandwidth of the first stage collector. Since $A_3 = 1$ the $C$ effective is =

$$(1 + A)Cob = (1 + 1)Cob = 2Cob = 2(5\text{ pf}) = 10\text{ pf} \quad (\text{EQ 6.55})$$

$$\text{BW} = \frac{1}{2\pi \cdot RC} = \frac{1}{2\pi \left(\frac{26}{2\text{ma}}\right)(10\text{ pf})} = 1.22 \text{ GH}$$
or not worth bothering about except for the effect on the input impedance $Z_s$.

For a 5 MHZ signal into our head circuit, we get the following due to the differential connection.

If we choose a typical head with $L_h = 10 \mu h$, $C_h = 10 \text{ pf}$ and $C_{ob} = 5 \text{ pf}$, we can calculate $R$.

$$
\frac{1}{C_t R} = 2 \omega \omega_n \quad \therefore \quad R = \frac{1}{C_t 2 \omega \omega_n} \quad \text{and} \quad \omega_n = \frac{1}{\sqrt{L C_t}}
$$

$$
\omega_n = \sqrt{(10^{-9}H)(1.5 \times 10^{-14}F)} = 8.165 \times 10^7 \text{ rad} \quad \text{(EQ 6.56)}
$$

$$
R = \frac{1}{(1.5 \times 10^{-11})(2)(.707)(8.165 \times 10^7)} = 577.\Omega \quad \text{(EQ 6.57)}
$$

At 5.0 MHZ this then becomes an attenuator $\alpha$ of the input circuit.

$$
\alpha = \frac{(R)(-jX_c)}{R - jX_c} = \frac{(577)(-j2.122K)}{577 - j2.122K} = 0.644 \angle 54.49^\circ \quad \text{(EQ 6.58)}
$$

$$
X_L + \frac{R(-jKc)}{R - jKc} = \frac{314 + (577)(-j2.122K)}{577 - j2.122K}
$$

where $X_C = \frac{1}{2\pi (5 \text{ MHZ})(C_h + 2C_{ob})} = 2.122k\Omega$

$$
X_L = \frac{2\pi (5 \text{ MHZ})(10\mu h)}{2} = 3.14 \times 10^2 \Omega
$$

This value of attenuation is better than the case where Miller effect is large which in turn both lowers the resistor value to keep $\gamma$ the same, but also increases the capacitance which worsens the attenuation.
READ CIRCUITS

We could complete the design by doing a worse case analysis for gain, $V_0$, power dissipation, and dynamic range, but we have already done that. The use of the cascode stage only adds a slight complication yet permits a low noise design.

The amplifier noise contribution can be calculated from the following equation:

$$V_n^2_{diff} = 2 \left[ (4kT B_w)(r_{ib} + \frac{1}{2 \text{gm}}) + 4 Z_s^2 I_C B_w \left( \frac{1}{\beta_0} + \frac{1}{\beta^2(F)} \right) \right] \quad \text{(EQ 6.59)}$$

where $k$ is Boltzman's constant, $T$ is the temperature in °Kelvin, $B_w$ is the bandwidth of interest, $r_{ib}$ is the base resistance (base thermal noise), $\text{gm} = \frac{1}{r_e}$ is the collector transconductance ($2 \text{gm}$ is the collector shot noise), $Z_s$ is the Head impedance, $q$ is the charge on the electron, $I_C$ the collector current, $\beta_0$ the Base current shot noise, and $\frac{1}{\beta^2(F)}$ the collector current noise. The function of frequency is that obtained from the usual noise-frequency curves. If the amplifier bandwidth is much higher than the frequency of interest, we can use the value of $\beta^2$ unmodified. We will address this again.

Lastly, we should consider the two commercially available amplifiers. In using these amplifiers great care should be exercised in adhering to the specifications. For example, to rely on the typical specifications is to invite trouble during a manufacturing run. As is done in worse case analysis we use the parameter in the direction that accentuates the result. When using the UA733C, the gain at the 400 setting can be anywhere between 250 and 600. To calculate the worse case for a minimum input signal we would use the gain of 250 and when doing the maximum input case we use the maximum gain of 600. Now we know what our true output variations will be. These then should be
READ CIRCUITS

Considered against S/N ratios for the low gain low input case and against the linearity specifications for the high gain high input case. Assume our minimum input signal is 0.5 mVpp diff, and our maximum signal is 5.5 mVpp diff. The S/N ratio is calculated from the input noise data. But the manual only gives a typical value. We could guess that this value might vary ± 6db and use that in our equations.

First we must convert the 0.5 mVpp diff to RMS diff by dividing by $\frac{1}{\sqrt{2}}$ to give $1.767 \times 10^{-4}$ V RMS diff

\[ \text{the S/N} = \frac{1.767 \times 10^{-4} V_{\text{rms diff}}}{(2)(1.2 \times 10^{-5} V_{\text{rms diff}})} = 7.165 \]  \hspace{1cm} (EQ 6.60)

In db it is $20 \log 7.165 = 17.34 \text{ db}$ \hspace{1cm} (EQ 6.61)

This value is very low, therefore, another devise is indicated that has a lower noise or a narrower bandwidth of interest. Similarly for the linearity case.

\[ (V_{\text{sig max}})(A_{\text{max}}) = (5.5 \text{ mV})(600) = 3.3 \text{ Vpp diff.} \]  \hspace{1cm} (EQ 6.62)

This value exceeds the minimum output voltage swing into a differential load of 2.1KΩ by 0.3V. Again the devise is not suitable. Now these two examples were only given to emphasize the parameters of interest that we should concern ourselves with. As long as we use these parts within their specifications we are assured of good performance.

What is the value of input signal that guarantees 30db S/N at 10 MH Bandwidth?

\[ V_{\text{in min}} = (2)(\text{antilog} \frac{30}{20})(1.2 \times 10^{-5} V)(2\sqrt{2}) = 2.146 \text{ mVpp diff} \]  \hspace{1cm} (EQ 6.63)
READ CIRCUITS

If we restricted our Bandwidth of interest to 5 MHZ then we could use signals the $\sqrt{2}$ lower or $1.577 \text{ mVpp}$.

$$\sqrt{\frac{\text{Bw of interest}}{\text{Bw given}}} = \sqrt{\frac{5.\text{MHZ}}{10.\text{MHZ}}} = 0.707 = \frac{1}{\sqrt{2}} \quad (\text{EQ 6.64})$$

Another parameter that requires attention is the offset. At the 400 gain setting, the maximum output offset is 1.5 V which must be subtracted from the dynamic range as published as output voltage swing. Going back to our example, what is the maximum input signal that we can accept and still use the device at this gain.

$$\text{Vin}_{\text{pp max}} = \frac{(V_{\text{op min}} - V_{\text{offset max}})}{A_{\text{max}}} = \frac{(3.0\text{V}_{\text{pp}} - 1.5\text{V})}{600} = 2.50\text{mV}_{\text{pp}} \quad (\text{EQ 6.65})$$

From what we have discussed then for a 30 db S/N we need $2.14\text{ mVpp min}$ to input, from the maximum input we are limited to only 2.50 mV or too close for the restrictions we have placed on the circuit.

Let's look at this again for a gain of 100. Again the noise of EQ 6.63 holds. The $\text{Vin}_{\text{pp max}}$ needs to be calculated at the new gain using EQ 6.65.

$$\text{Vin}_{\text{pp max}} = \frac{3.0\text{V}_{\text{pp}} - 1.5\text{V}}{110} = 13.6\text{ mV}_{\text{pp}} \quad (\text{EQ 6.66})$$

which is much more sensible. Now we have at our disposal a dynamic range of $2.14\text{ mV}$ to $13.6\text{ mV}$ that is guaranteed to meet our specifications.

When using the SE 592 there is some improvement in the specification for offset. This is due to the dual current sources used in the input stage. This can be taken advantage of to increase the input dynamic range from the last example to:
READ CIRCUITS

\[ V_{\text{in max}} = \left( \frac{3.0 - 0.75}{110} \right) = 20.45 \text{ mV}_{\text{pp diff}} \]  

EQ 6.67

We will need this feature in a later chapter when we are dealing with considerable offsets at the input.

Some improvement in the output swing at lower than 2K output loads can be achieved on both devices by providing more pulldown current at the output emitter followers. This must only be done within the limitations of the output emitter followers current handling capability, the alteration of the quiescent operating point due to the increased base current requirement and the power dissipation increase. This output pulldown current can be supplied either from a pair of resistors connected to the negative supply pin or from a pair of current sources.

These two devices then when used within their specifications can perform quite well as preamplifiers.

One added feature of the SE 592 is in its use of external feedback elements that can perform network filter functions.

A second requirement for the pre amplifier function is to interface with the following functions. If the pre amplifier, Read, and following amplifiers are very close then the emitter followers provided in all the examples given so far will suffice to isolate the collector load from any following capacitance which is its purpose.

In most cases however the pre amplifier is mounted close to the head and any head moving mechanism such as actuators, linear motors, etc. In these cases the output emitter follower is not adequate to drive any intervening cable.
READ CIRCUITS

For example, if we expect a 3.0 V less offset pp differential signal maximum, and we want to drive this into a 92Ω or 50Ω coaxial cable pair, each cable must carry a 1.5Vpp SE less offset/2 signal. At 92Ω Z₀ terminated at one end we need a current drive capability of over ± 8 ma. For best linearity an emitter follower should have over 10 mA current load. This can be provided by a second emitter follower capacitively coupled to the cable. A transistor should be chosen to handle the voltage, current and power dissipation. The function can also be provided by a common emitter amplifier with the collector loads equal to the cable impedance. Both circuits are shown in Figure 6.17A and B.

In Figure 6.17A we need to provide a 92Ω coaxial cable with a maximum of 1.5V pp SE signal. (Use 5% tolerances) (EQ 6.68)

\[
R_{E}^{\text{max}} = \frac{V_{\text{wdc min}} - V_{\text{be max}} + V_{\text{min}}}{V_{\text{pp SE max}}} = \frac{2.0V - 0.80V + 6.7V}{1.5V} = 402\Omega^{\text{max}}
\]

to allow some margin for linearity we need about 10% less or about 360Ω max. The value of C needs to be large enough to handle the lowest frequency F_L of interest without attenuation

\[
C^{\text{min}} = \frac{1}{(2\pi)(10)(F_L)(Z_0)}
\]
**Fig 6.17A**

Emitte Follower Cable Driver (Half Shown)

**Fig 6.17B**

Common Emitter Cable Driver

R₁ and R₂ may be added if termination is required on both ends of cable. If used gain must use Z₀/2 instead of Z₀.

**Fig 6.18A**

Twinaxial Cable

**Fig 6.18B**

Cable impedance Z₀ as seen by driving circuit from either end.
READ CIRCUITS

The maximum power dissipation in the transistor is

\[ P_{w\text{ max}} = \left(1 + \frac{1}{\beta_{\text{max}}}ight) V_{\text{be max}} + V_+ \text{ max} - V_{\text{in}} \text{ min} \left(I_E\left(\frac{\beta_{\text{max}}}{1 + \beta_{\text{max}}}ight)\right) \]  (EQ 6.70)

and \[ I_E = \frac{V_{\text{in min}} - V_{\text{be max}} + V_+ \text{ max}}{R_{E \text{ min}}} \]  (EQ 6.71)

substituting we get

\[ P_{w\text{ max}} = \left[\left(1 + \frac{1}{300}\right) 0.80V + 6.3V - 2.0V \right] \left[ \frac{2.0V - 0.8V + 6.3V}{324\Omega} \right] \left(\frac{300}{1 + 300}\right) \]

\[ = 117.7 \text{ mW} \]  (EQ 6.72)

with a TO18 can transistor with 1.7 mW/°C thermal transconductance we would get a \[ \frac{117.7 \text{ mV}}{1.7 \text{ mW/°C}} = 69.2^\circ \text{ C rise at the junction.} \]  (EQ 6.73)

The second circuit, Figure 6.17B is designed as follows:

The single current source required needs to supply, (this includes 10% margin for linearity).

\[ I_{s\text{ min}} = 1.1 \left(\frac{V_{\text{in pp max}}}{Z_0 \Omega_{\text{min}}}\right) = \left(\frac{1.5V}{87.4}\right) 1.1 = 18.8 \text{ ma min} \]  (EQ 6.74)

If this current source were a resistor to + 6V and Vin were +3.0 V\text{ max} then that resistor would be

\[ R_{s\text{ max}} = \frac{V_+ \text{ min} - V_{\text{in max}} + V_{\text{be max}}}{18.8 \text{ ma}} = \frac{5.7V - 3.0V + 0.8V}{18.8 \text{ ma}} \]

\[ = 186.1 \Omega \]  (EQ 6.75)

The true resistor will be 5% less or 176.8 Ω
READ CIRCUITS

We had best use a current source and we would get better results for CMR performance.

We next need to calculate the resistor \( R_E \). If we design for a gain for the stage of \( 1/\text{nom} \) then

\[
R_m + r_e + R_E = Z_0 \quad R_{E_{\text{nom}}} = 92\Omega - \frac{26}{20\text{ma}} - 5\Omega = 85.7\Omega \quad (\text{EQ 6.76})
\]

Notice that we could ignore \( r_e + R_m \) as they are small compared to \( R_E \). If we did we would only be off a few percent.

The same stage could be designed with two current sources of half value with a single resistor of \( 2\ R_E \) between them and still get the same DC and AC results. But if the current were supplied by resistors, then the gain equation is modified and the CMRR would be considerably degraded.

We next need to verify that the transistors will not be saturated. If we had a 3.0V min input DC and a 1.5V max AC pp signal \( V_{SE} \) then the base will be

\[
V_{\text{DC min}} - \frac{V_{\text{AC SE max}}}{2} = 3.0V - \frac{1.5V}{2} = 2.25V \text{ min} \quad (\text{EQ 6.77})
\]

The collector swing is the maximum current times the \( Z_0 \) max or

\[
(20.0 \text{ ma})(96.6\Omega) = 1.93V \quad (\text{EQ 6.78})
\]

this leaves us \( 2.25V - 1.93V = 0.32V \) of margin worse case.
READ CIRCUITS

If we were to use the μa 733 or SE 592 the $V_{\text{inDC}}$ would range from 2.4 to 3.4 volts so some restrictions would need to be placed on the maximum output V swing to avoid collector saturation worse case.

If we used 50Ω coax cable all the currents would need to be increased accordingly. Also if we intend terminating the cable at both ends the current and gain resistors will vary corrections. (See page 6.17A for more)

A better cable is a twinaxial cable. It consists of a shielded twisted pair with good control of $Z_0$. The impedance is listed as ohms differential. For our 92Ω coax case, they could be replaced with a 184Ω twinax cable with all the equations for current $I_{\text{cC}}$ remaining the same as 184Ω differential equals 92Ω single ended. Normal twisted pair is around 125Ω requiring increased driving currents for the same signal swing. The $Z_0$ of the calculations is $\frac{1}{2}$ the $Z_0$ of twinax cable. (Page 6.18A-8)

We will leave this exercise up to the student to worse case the design. The main benefit of twinaxial cable is its inherent balance. This is required for phase balance as well as amplitude balance which maintains the Common Mode Rejection of the system while reducing noise pick up.
ADDENDUM FOR CHAPTER 6

A separate series of preamplifiers are used in the tape drive industry. None are presently used in the disc drive industry, although some thought has been given to their use. The preamplifiers considered are the common base type. This type can be made true differential by driving the centertap with a single current source or by capacitive coupling and a pair of current sources. The interposition of the diode matrix forces this type of coupling due to the large offset voltages.

Figure 6.18 A thru C show variations of the same basic type. The gain of these stages is not much different from the gain equations previously given. We will develop this equation.

$XR_0$ is the total number of series diodes that would be used if a matrix were required. It is for this reason that this type of Preamplifier is not used in the disc drive industry. Also the noise contribution of each diode should be taken into account. The gain is a function of the head impedance. Whereas the attenuation of the head circuit was previously considered, it now shows up in the total gain of the amplifier.

Deriving the gain equation as EQ 6.79, we can see the total effect. We will not include a damping resistor as we do not need it because the amplifier load is high $(2r_e)$. From Figure 6.19 we get:

$$\dot{I}_{m} = \left( \frac{1}{C} \right) \frac{R}{R + R_T} \frac{V_{i(n)}}{R_T (L S + \frac{1}{C} \frac{R}{R + R_T})} \quad \text{where} \quad R_T = 2 \times R_0 + 2r_e$$ (EQ 6.79)

$$\dot{C}_{m} = \frac{V_{i(n)}}{R_T L (S^2 + L S + R)} = \frac{V_{i(n)}}{R_T L C (S^2 + \frac{1}{C} + \frac{1}{L C})}$$ (EQ 6.80, 7.1a)
**Fig. 6.19 A**
Single Head Common Base Amplifier

**Fig. 6.19 B**
Capacitively Coupled Head to a Common Base Amplifier

**Fig. 6.19 C**
Matrix Connected Common Base Amplifier with Capacitive Coupling to Eliminate Diode Offset

**Fig. 6.20 A**
Equivalent Circuit

\[
\frac{A}{X_R} = \frac{1 + X_c}{X_R + \frac{1}{2C}}
\]

**Fig. 6.20 B**
Gain Graph

\[
B = \frac{X_R}{X_c + \frac{1}{2C}} - 4\frac{1}{2C}
\]

**Fig. 6.21**
Graph showing gain and other parameters.
ADDENDUM FOR CHAPTER 6

which becomes in the standard form:

\[ I_{(w_h)} = \frac{V_{(w_h)}}{R_T (s^2 + 2 \frac{1}{2} \omega_n s + \omega_n^2)} \]  \hspace{1cm} (EQ 6.81)

Now \[ V_{o(p)} = 2 R_e I_{(w_h)} \]  \hspace{1cm} (EQ 6.82)

\[ A_s = \frac{V_{o(p)}}{V_{(w_h)}} = \frac{2 R_e \omega_n}{R_T (s^2 + 2 \frac{1}{2} \omega_n s + \omega_n^2)} \]  \hspace{1cm} (EQ 6.83)

where \[ R_T = 2 x R_p + 2 i e = 2 (x R_p + i e) \]

We could cancel out the two's then to get

\[ A_s = \frac{R_e \omega_n}{(x R_p + i e)(s^2 + 2 \frac{1}{2} \omega_n s + \omega_n^2)} \]  \hspace{1cm} (EQ 6.84)

which would be the single ended gain which is the same as the differential gain.

Since \[ 2 \omega_n = \frac{1}{R_T C} \] we can see the effect of the series diodes and the input resistance \( 2 r_e \) of the amplifier on the gain. The gain is inversely proportional to the matrix diodes added.

If we were to damp the circuit for a zeta of .707 for maximally flat current input and/or gain as a function of frequency we would need

\[ R_{series, total} = \frac{1}{2 \frac{1}{4} \omega_n C} = \frac{1}{(1.414 x \omega_n C)} \]  \hspace{1cm} (EQ 6.85)

If we had a 10\( \frac{1}{2} \) head with 25 PF capacitive load, we would require

\[ R_T = \frac{\sqrt{10^{-7} \cdot 2.5 \times 10^{-16}}}{(1.414 \times 2.5 \times 10^{-16})} = 4.47 \times 10^7 \]  \hspace{1cm} (EQ 6.86)

Obviously this would cut down the gain available considerably.
ADDENDUM FOR CHAPTER 6

If we restricted ourselves to \( \frac{R_T}{Z} = \sqrt{R_g + \tau e} = 13.2 + 13.3 \) then the Bode plot as shown in Figure 6.20 is obtained.

\[
A_{\text{corner}} = \frac{1}{XRC} - \frac{\sqrt{1/(XRC)^2 - 4/2}}{2} = 5.24 \times 10^9 \text{ or } 8.35 \times 10^9 \text{ Hz} \quad \text{(EQ 6.87)}
\]

\[
B_{\text{corner}} = \frac{1}{XRC} + \frac{\sqrt{1/(XRC)^2 - 4/2}}{2} = 1.53 \times 10^9 \text{ or } 2.44 \times 10^8 \text{ Hz} \quad \text{(EQ 6.88)}
\]

The significance of all this is that for signals of interest between the corners we have a 6 db/octave gain reduction. It might be of interest to compare the gain equation if there were no capacitor. Fig 6.22 A, B

\[
A = 2 R_L \propto L_i = \frac{2 R_L}{L} \propto \frac{2 R_L}{L(5 + 2XR_T + 2\tau e)} \quad \text{(EQ 6.89)}
\]

The Bode plot as shown in Figure 6.23 has only one pole located at \( L/R_T \).

For our 10 \( \mu \)h head with \( 2(26)\Omega \) series resistance it would be located at 5.2\( \times 10^6 \) radians or 8.27\( \times 10^5 \) Hz. The addition of the capacitance then makes a considerable difference in the plot.

The advantages of such an amplifier, of course, is the reduction of noise. This is achieved from two sources -- first the reduction in bandwidth, and second the very low input impedance lowers the electrostatic noise field interference, but it does worsen the electromagnetic noise interference. Shielding and twisted cable will then help. We will discuss the bandwidth effects at a later time.

7.3a
FIG 6.22 A

NO CAPACITIVE LOADING EQUIVALENT CIRCUIT

FIG 6.22B

GAIN STAGE

\[ \frac{2R_i}{L} \sqrt{\frac{L}{2(XR_0 + \pi c)}} \]

6 dB/ octave

FIG 6.23

BODE PLOT FOR NO CAPACITIVE LOADING
MATRIX CIRCUITS

As shown in the Block Diagram, Figure 5.1, when more than one head is to be used alternately, or non simultaneously, then some means must be provided to electrically separate the heads both during writing and during reading. Early machines accomplished this function by the use of centertapped heads and a diode or diode transistor network.

First let us discuss the write separation function.

In Figure 7.1A two heads are to be electrically separated by the use of diodes. Current flow is from the PNP transistor $T_1$ emitter-collector to the head centertap, thru 1/2 the head winding, the series diode, the conducting Write Driver transistor and out the current source, $I_{source}$. The reversed voltages and diode polarities are used for the PNP version of Figure 7.1B. Again, as discussed in Chapter 6 on Write Drivers, collector saturation is avoided by providing a sufficient voltage on $Vin$ or $\overline{Vin}$ to allow for the transient, but now also the transistor $T_1V_{CE sat}$ and the diode drop. The diode direction is in the direction of current flow when writing so unless some means of reverse biasing them is provided the capacitance of the parallel heads is still connected during the transient. Resistors $R$ are added to reverse bias these diodes when the centertap transistor is cut off. The voltage chosen must exceed the transient. When calculating transistor current this extra Resistor current must be added. The reverse bias voltage must be greater than the transient voltage peak value. Figure 7.2 A and B show the relationships.

Figure 7.2 B is a good way to visualize the various bias drops required to maintain linearity. The transients in both the negative and positive direction are compatible with the diode polarity; therefore, there need only be one damping resistor for all the heads, provided they are all the same, of course, See Figure 7.2C. The capacitance of the head is increased.
Fig 7.1a
NPN WRITE DRIVER MULTI HEAD
HALF MATRIX

Fig 7.1b
FIG 7.2 A
WAVEFORMS FOR CIRCUIT OF FIG 7.1A

FIG 7.2 B
BIAS DIAGRAM FOR CIRCUIT OF FIG 7.1A

FIG 7.2 C
CURRENT FLOW DURING SWITCHING TRANSITION
as expected as a function of the capacitance of the reversed biased diodes and any parallel capacitance. This is shown in Figure 7.3. Looking at only one side for convenience, we see that the 2 (head capacitance) becomes.

\[ 2C_T = 2C_h + C_{w1} + \frac{(C_p)(C_{w2} + 2C_h)(C_{w4} + C_{Tr})}{(C_p + C_{w2} + 2C_h)} \]  

(EQ. 7.1)

As we look at the matrix and lump together some of the wiring capacitances \( C_{w1-w4} \), then we can write a new equation.

\[ 2C_T = 2C_h + \frac{(C_p)(2C_h)}{C_p + 2C_h} \]  

(EQ. 7.2)

This is handy because we can now address the case where there are more than two heads that are separated by the matrix circuits. It is obvious that just adding more and more heads in parallel will just increase the capacitance and thus lower \( W_n \) which slows down the rise time. If we can make the matrix two level, meaning that we group the heads into subgroups and then connect them to the write driver thru a second diode, we can take advantage of this series-parallel network to reduce the capacitance. The general equation becomes EQ 7.3 if there are \( B \) branches of \( X \) sub branches making a total of \( X \cdot B = N \) heads.

\[ 2C_T = 2C_h + \frac{(X-1)(2C_h)(C_p)}{2C_h + C_p} + \frac{X \left( \frac{2C_h(C_p)}{2C_h + C_p} \right)}{C_p} \]  

(EQ. 7.3)

It is easy to see that this equation can be minimized as a function of \( X \) and \( B \) if we substitute \( C_E \) as the equivalent of \( 2C_h \) and \( C_D \) in series.
**Fig 7.3**

Capacitance of multiple connected heads

**Fig 7.4 a**

Two level matrix to reduce capacitance

**Fig 7.4 b**

One half of a two level matrix or extended to a 'b' level matrix
MATRX CIRCUITS

\[ 2C_T = 2C_h + \left( X \cdot \frac{1}{X} \right)C_L + \frac{X \cdot \frac{1}{C_e} \cdot \frac{1}{C_p}}{X \cdot \frac{1}{C_e} + \frac{1}{C_p}} (B-1) \]  

(EQ 7.4)

For example let \( X \cdot B = N \) heads. \( X = \frac{N}{B} \)

\[ 2C_T - 2C_h = \left( \frac{N}{B} - 1 \right)C_L + \left[ \frac{N}{B} \cdot \frac{1}{C_e} \cdot \frac{1}{C_p} \right] (B-1) \]  

(EQ 7.5)

This equation can then be solved for the desired number of heads as a function of the two groups which will minimize the head capacitance. Each head's centertap has its own transistor and reverse biasing resistor. These transistors can then be controlled by a decoder operating from a register. The input base level must be corrected for the transistor emitter voltage chosen. In the example this voltage is ground; therefore, the bases will need to be driven negative.

Figure 7.5A shows one method of interfacing T^2L logic blocks. Ground is the best level to return the head to because of the noise usually on the supply voltages. Other configurations are possible that use some reference voltage as long as that reference is quiet electrically. The extra series diodes are considered when making up the bias diagram for the total circuit. This includes the select transistor, all series diodes, any head resistance, the maximum voltage transient (in one direction), any required reverse bias of the Write Drivers, and lastly the variation in base voltage from the Pre Driver Circuit.

The type of diode chosen depends on the write current. Usually a high conductance diode with as low a \( C_D \) as possible is best. Also, the leakage current when reversed biased is very essential as it affects noise in the
MATRIX CIRCUITS

network during a read which will be discussed next. A IN4448 diode serves well in this position if the reverse leakage is specified.

The second function of the Matrix is to connect the selected head to the Pre Amplifier as well as block the large voltage swings of the write function from damaging or disturbing the Pre Amplifier. This function is not so straight forward as was the circuit for isolation during write.

Consider the circuit of Figure 7.6A. The nodes A and B can be called the main nodes. Branching off from the main node is the Write Driver circuit isolated with a pair of diodes, D1 and D2. The Write Driver circuit also includes the Write Damping network. It should be noted that current flow from the reverse bias source Ri thru the centertapped write damping resistor subtracts from the write current as seen by the head. This reverse bias is necessary in order to isolate both the Write Driver capacitance and the Write Damping resistors from affecting the read function. It can now be seen that any leakage in any reverse biased diode will affect the read signal. The problem with reading is that the read signal is A.C.; therefore, using diodes not only would form a half wave rectifier but silicon diodes would not even conduct. One way this can be accomplished is to force a small current thru the head and diodes such that they form a conducting path to the Pre Amplifier. The currents for both halves of the head cancel their flux therefore the data is not disturbed magnetically. About 2.0 ma is necessary in order to adequately forward bias the diodes to a sufficiently low series resistance. The Head AC signal now modulates this current which passes the signal to the Pre Amplifier. Resistors R2 and R3 are tied to a negative voltage in this example to supply
**Fig 7.5A**
Head select circuits for a grounded pnp transistor (npn write driver)

**Fig 7.5B**
Head select circuit for a grounded npn transistor (pnp write driver)

**Fig 7.6A**
Single level matrix with read capability

**Fig 7.6B**
Modifications to reduce common mode voltage swings.
the desired current. The DC voltage at this node \( C_D \) is equal to
\[
V_{cc \, sat} + \left( I_{bias} R_2 \right) + 2 V_s = V_C = V_D
\]
(EQ 7.6)
\[
I_{bias} = \frac{+V - V_{cc \, sat} - V_C}{R_2}
\]
(EQ 7.7)

When writing the head voltage transient as given in EQ 5.23 needs to be blocked by Diodes \( D_3 \) and \( D_4 \); therefore, \( R_4 \) is included to provide the reverse bias. This then means that when writing the Pre Amplifier sees \(-V\) on its input. This may not be desirable particularly for some commercial types. The circuit is modified as shown in Figure 7.6B to add another pair of Diodes \( D_5 \) and \( D_6 \) to block the large write transient blocking voltage. Another pair of resistors now need to be added to supply current thru \( D_5 \) and \( D_6 \) when reading to forward bias them. Also yet another pair of diodes need to be added to clamp this voltage when writing to a value tolerated by the Pre Amplifier.

The current flows are now much more complicated. The extra current \( D_5 \) and \( D_6 \) needs to be supplied thru \( R_2 \) and \( R_3 \). This current splits between \( D_5 \) and \( D_3 \) as also \( D_4 \) and \( D_6 \).

We can come close to the real currents as we assume that the diode drops are referenced to the head centertap voltage as shown in EQ 7.8 to the Pre Amplifier input.

\[
V_{PA \, W} = V_{cc \, sat} + \left( I_{bias} \frac{R_2}{2} \right) + V_s + V_{3d} - V_{3s}
\]
(EQ 7.8)
\[
I_{bias} = \frac{+V - V_{cc \, sat} - \left( V_{ces} + \left( I_{bias} \frac{R_2}{2} \right) + V_s + V_{3s} \right)}{R_2}
\]
(EQ 7.9)
recognizing that we want the current to split at this point.
MATRIX CIRCUITS

Now we can make the Resistor $R_s$ equal to

$$R_s = \frac{V_{\text{ref}} + (-V)}{I_{\text{ref}}}$$  \hspace{1cm} (EQ 7.10)

All this assumes that the $V_D$ drops are equal which is of course not true. These errors will show up as a small unbalance in current in the head as well as an imbalance in voltage at the Pre Amplifier inputs. This latter is disastrous as these voltages are usually several tenths of a volt which the Pre Amp cannot handle without saturating. Going back to the Pre Amplifier circuit of Figure 6.13 and Figure 6.15 or Figure 6.6, we can see a solution. The coupling capacitor in the emitter feedback path effectively isolates the two input mismatches.

All we are left with is a small differential unbalance due to the unequal attenuation thru the diodes. This affects the Common Mode Rejection Ratio of the amplifier which needs to be high. The function of Read Damping is accomplished either thru the network or by the addition of another resistor across the output terminals. This is necessary due to the different value of Zeta between Read and Write. A better position would be across the main node. This way the attenuation is lessened. The resistor value for Read Damping is higher than for write damping; therefore, we can leave the Read Damping across the main node for both Read and Write and make the Write Damping resistor for the parallel function to get the lower value required (See Figure 7.8).

The attenuation of the head signal is calculated from three simultaneous equations.

$$V_{\text{sig}} = C_i \left( R_h + L_s + R_p + R_{\text{main}} + R_o \right) - C_L \left( R_{\text{main}} \right)$$  \hspace{1cm} (EQ 7.11)

8.6
MATRIX CIRCUITS

\[ O. v = -i_1 \left( R_{b} \right) + i_2 \left( R_{b} + R_2 + R_3 + R_5 \right) - i_3 \left( R_7, R_8 \right) \quad (EQ \ 7.12) \]

\[ O. v = -i_1 \left( R_{b} \right) + i_2 \left( R_2 + R_3 \right) + i_3 \left( R_5 + R_7 + R_8 + R_6 \right) \quad (EQ \ 7.13) \]

\[ L = (R_5 + R_6) i_3 = (R_5 + R_6) \begin{pmatrix} A & -B & V_{\text{in}} \\ -B & C & O \\ 0 & -D & 0 \end{pmatrix} = \frac{(B, D, V_{\text{in}})(R_5 + R_6)}{A C E - B^2 E - D^2 A} \quad (EQ \ 7.14) \]

From the above it can easily be seen that if the Read Damping resistor were in place of \( R_5 \) and \( R_6 \) then its necessary low value would greatly attenuate the read signal. As it is, only one pair of diodes cause the main attenuation. All following attenuation is small, \((R_2 + R_3 \) and \( R_5 + R_6\)), if the bias voltages are high enough.

We know the Pre Amplifier input voltage from EQ 7.8 and 7.9 is the Reading input voltage. When writing the input voltage is clamped by diodes \( D_7 \) and \( D_8 \). The input voltage during write then is \( V_{D_7, D_8} \). This is common mode and is about -0.7 Volts. It can now be seen that when switching from Read to Write and from Write to Read the amplifier input voltage common mode goes from +0.7 volts to -0.7 volts or a 1.4V change. As long as these voltages are true common mode, the amplifier sees no transient, but due to the tolerances previously mentioned, some difference remains which forces large step changes in input voltage. These must be amplified for the duration of the time constants involved. The case where the Pre Amplifier is driven by current sources is easily calculated.

\[ T_{\text{transient}} = \frac{C_c (\Delta V_{\text{in}})}{I_{\text{source}}} \quad (EQ \ 7.15) \]
FIG 7.7
ATTENUATION IN THE MATRIX

FIG 7.8 A
READ DAMPING AT MAIN NODE

FIG 7.8 B
WRITE DAMPING A FUNCTION OF READ DAMPING IN PAR. WITH A HIGER VALUE RW DAMP
MATRIX CIRCUITS

The actual transient time is slightly longer due to the conduction of the previously cut-off transistor during the last portion of the transient (about 0.1 volt). We can calculate $\Delta V_{\text{diff}}$ in the worse case by assuming all diodes in the upper half of the matrix have high voltage drops and all the diodes in the lower half have low voltage drops for similar currents. Also we can take the tolerances in the resistors in such a direction to accentuate the problem.

$$\Delta V_{\text{diff}} = 3 V_{p, \text{max}} (at I_{\text{max}}) - 3 V_{p, \text{min}} (at I_{\text{min}})$$

(EQ 7.16)

The associated time must be accounted for in any selection process.

In the multi level matrix the equations for attenuation and $\Delta V_{\text{diff}}$ need to be modified to include the extra levels of diodes or diode drops.

For a two level matrix as shown in Figure 7.4, for example, Equation 7.8 is modified as in EQ 7.17.

$$V_{PA,\text{in}} = V_{CE, \text{sat}} + (I_{\text{bias}})(\frac{R_s}{2}) + 2V_p + V_{P3} - V_{P2} \approx +1.4V$$

(EQ 7.17)

Similarly, we must double both left hand $R_D's$ of Figure 7.8 to get the attenuation.

As can be imagined, the losses in these networks are substantial. Also, the noise induced by the diode noise and the reduction in Common Mode Rejection play a heavy role in reducing the signal to noise ratio. Obviously, such methods can only be used if the head signal is large compared to the total system noise.
MATRIX CIRCUITS

A further problem is that the write transients are not completely blocked from the Pre Amplifier. If we replace the reversed biased diodes leading to the Pre Amplifier by capacitors we can easily see how the Pre Amplifier is overdriven. See Fig. 7.10.

If \( R_D \) and \( R_D' \) are about 10\( \Omega \), the transient is simply

\[
\frac{V_{\text{transient}}(10\Omega)}{10\Omega + \frac{1}{C's}}
\]

(EQ 7.20)

If we assume the fundamental frequency component of the transient is 5MHz then the signal transferred is

\[
\frac{70.0 \text{V peak}}{10 - j (2\pi \times 5 \times 10^6)(1 \times 10^{-12})} = \frac{70.0 \text{V peak}}{10 - j 3.18 \times 10^3} = 2.20 \text{ mV}
\]

(EQ 7.30)

These matrices can be inverted polarity wise by using NPN write drivers, reversing all diodes and bias voltages, including the Read Select transistor network feeding \( R_2 \) and \( R_3 \).

A much better method is to provide a separate Pre Amplifier and Write Driver for each head. This has been done in several disc drives since 1977 to great advantage. By mounting an IC containing these circuits on the head or near it most stray capacitances are reduced, common mode unbalances are eliminated and stray field pick up is reduced. Modern Integrated circuitry can perform this function for several heads at once when properly addressed. A general circuit is shown in Figure 7.11.
**Fig 7.9**

Separate head write driver and preamp direct connection

**Fig 7.10 A**

Showing diode capacitances involved with write voltage noise coupling

**Fig 7.10 B**

Equivalent circuit
The current source can be switched on and off for writing. When reading
the Pre Amplifier can be activated by biasing. Immediately we can see one
problem and that is that the write transient is seen by the Pre Amplifier bases.
Depending on the head inductance and the required write current, this voltage
breaks down the base emitter junctions as one is forward biased and the other
is zenered which reverses on the next transient. For integrated circuits there
are two detrimental results depending on the circuit values.

Zenering an emitter - base junction causes low current β to be degraded.
This is of little consequence if we use higher currents to bias the first stage
of the amplifier, usually above 0.5 ma. The second effect is when the forward
biased base-emitter junction conducts it effectively saturates the associated
transistor which turns on a substrate PNP transistor altering the biases. This
latter effect is eliminated if the transient duration is small compared to the
turn on time of the substrate PNP.

When more than one head is serviced from the same integrated circuit,
the multiplexing function is achieved by appropriately shifting the biases
to favor the selected circuit. For example, the write drivers can all be
in parallel from the same current sources but the base drive can be raised
a few volts for the selected write driver while the remainder are held, thus
cutting them off, or the current sources can be switched separately. The
Pre Amplifier is easily selected if the first stage is our favorite cascode
circuit. Here each head is connected to its own first half of a cascode
amplifier with its own switched current source. The other stages are rarralled
to this node with the upper half being a single circuit serving all.
FIG 7.11

INTEGRATED READ WRITE CIRCUIT FOR 4 HEADS
WITH ADDRESSING AND SAFETY CHECKING CIRCUITS
When designing such an IC, great care should be exercised in considering internal biases and power dissipation. Figure 7.11 shows a typical circuit presently used for centertapped heads. By proper consideration many IC's can be paralleled to address many heads by using parallel circuitry and address lines.

We might profitably consider the serial time required by these multiplexed circuits when handling data. Before the first transition can be recorded, the write current source must be turned on and the current built up to final value in the head. This is typically about 100 ns or more. Worse, when going from writing to reading we must turn off the write current source, turn on the Read bias circuits, recover the Pre Amplifier from the select transient back to the base line and include any following AC coupling in later circuits. Then times can be as great as 5 - 30\mu s depending on circuit bandwidths.
SAFETY CIRCUITS

This chapter is included at this point in the presentation because we now have completed all the basic circuits that interface with the head. The subject of safety has to do with the recorded data that resides on the disc or tape. Since this data represents the accumulated efforts of some programmer or computer operator then every means must be taken to assure the user that their data is not disturbed due to any malfunction of the circuits themselves. Of course, no amount of checking can protect any data if the machine receives a valid command to write even if it was intended or not. We will confine ourselves to only those malfunctions that are invalid or a result of component failure.

There are several checks that will indicate a possible endangering of data. They are:

1. Write Current and no Write Command
2. Write Command and no Write Current
3. Write Command and no Write Data
4. Write Current during a protected data field
5. Write Current and not directly over the assigned track
6. Write Command and a Read Command simultaneously
7. More than one head selected at once (serial machines)
8. Open heads
9. Shorted heads
10. Centertap Current Sense

We will discuss each of these and propose circuits that can be used to sense the failure.

1. Write Current and No Write Command

If a circuit is provided that senses the presence of write current the output can be 'anded' with a signal indicating no command is present. The sensing circuit depends on the type of head that is used and also the type
SAFETY CIRCUITS

of write driver chosen. For two terminal heads driven by saturated switches similar to that shown in Figure 5.4, we have several choices. We could monitor the current drawn from the +V supply by providing a single series resistor. Then thru the use of a suitably biased comparator any current exceeding an acceptable value could be indicated. The problem of sensitivity could be overcome by using a high valued resistor in parallel with a diode as shown in Figure 8.1A.

With this circuit the V+ line previously used to calculate the Write Currents must be modified to subtract one Vbe drop during operation. Sensitivity can now be made as high as needed within the bias and common mode requirements of the comparator. If no appropriately higher voltage is available to operate the comparator a current mirror could be used that makes use of the diode as a reference as shown in Figure 8.1B. Here the current mirror is not a true mirror due to the differences in V0 and Vbe of the two discrete devices, but sufficient current can be guaranteed to operate the following logic block. These circuits could be used with almost all of the write drivers shown in Chapter 7. The complimentary pair driver of Figure 5.1 would need two, one for each source or the emitter voltage itself could be monitored.

With Current Source driven Write Drivers, the Write Driver emitter circuit could be monitored if a small modification is included. This circuit type is shown in Figure 8.2. Diode D1 is added to isolate the emitters from the +V voltage expected on the collectors of the Current Source. Again, a comparator is made to sense if this voltage ever goes negative by 2 diode drops or less below the Write Driver bases. Note that the current thru R1 and R2 must be appropriately subtracted from the current source current value. The reference
**Fig 8.1 A**

Saturated Write Driver with Current Sense

**Fig 8.1 B**

Alternate Logic Interface Replacing D with the PNP Base

**Fig 8.2**

Current Sense for Current Source Driven Write Drivers (NPN)
SAFETY CIRCUITS

could be the voltage between the two bases itself which will reduce the worse case calculations. The fact that the base voltages will move up and down with data normally is cancelled out by the 'difference' connection shown dotted R1 + R3. Feedback could be applied around the comparator (operational amplifier) if desired. The logic signal resulting from sensing the current can now be 'anded' with the Not-Write command to indicate the unsafe condition. A timing problem now exists that needs addressing. The response time of the current source to the Write Command will be slow on both edges as also the response of the sense circuit. We are interested in this safety circuit, if there is write current without a Write Command. When the Write goes off the combined delays of the Write Current Source and the sense circuit will indicate write current well past the trailing edge of the Write Command. This false response needs to be blocked while maintaining the basic function. A simple circuit using a T^2L or DTL logic AND or NAND, Figure 8.3, can cover most delays encountered. The sensitivity of T^2L circuits to slow edges is of no concern due to the use of latches following that hold the fault information.

Similar circuits can be devised using other logic families. In this circuit we take advantage of the construction of a T^2L gate, or a DTL gate. If either input A or B of Figure 8.3B are low all current is removed from the input circuit with none left for the following transistor. When both go high, the capacitor receives the current until the voltage rises such that the transistor turns on thus initiating a delay in the response of the AND/NAND function. When either A or B go low in response to the eventual fall of the write sense line the capacitor discharges thru R1. When designing for a certain delay the tolerances of Rb and the diode drops and transistor base turn on voltages must be considered. The resistor R6 typically has tolerances of ± 25%. The delay time becomes close to the following equations when solved for T.
**Fig 8.3A**

WRITE COMMAND  
+ SENSE CURRENT  
RESET  
- I FAULT

**Fig 8.3B**

DTL LOGIC CIRCUIT SHOWING TYPICAL OPERATION

**Fig 8.3C**

WRITE COMMAND  
+ I SENSE CURRENT

NAND RESPONSE WITHOUT DELAY
NAND RESPONSE WITH DELAY

EFFECT OF R\textsubscript{C}  
EFFECT OF C R

WRITE  
READ  
STORAGE TIME  
LOGIC DELAY, TURN ON TIME  
WRITE CURRENT

EFFECT OF R\textsubscript{C} DELAY FOLLOWING LAST + EDGE

**Fig 8.4**

WRITE AND NO CURRENT SENSE
SAFETY CIRCUITS

\[ V_{b_{\text{min}}} = 0.75V_0 = \frac{(V_{+\text{min}} - V_{p\text{max}}) R_{1\text{min}}}{(5( R_{b\text{max}} + \frac{R_{1\text{min}}}{C_{\text{max}} S}) + \frac{1}{C_{\text{max}} S})} \]  

(EQ 8.1)

\[ 0.75V_0 = \frac{(V_{+\text{min}} - V_{p\text{max}}) R_{1\text{min}}}{5\left[ S + \frac{R_{b\text{max}} + R_{1\text{max}}}{C_{\text{max}} R_{b\text{max}} R_{1\text{max}}} \right] R_{b\text{max}} C_{\text{max}}} \]  

(EQ 8.2)

\[ 0.65V_0 = \frac{(V_{+\text{max}} - V_{p\text{min}}) R_{1\text{max}}}{5\left[ S + \frac{R_{b\text{min}} + R_{1\text{max}}}{C_{\text{max}} R_{b\text{min}} R_{1\text{max}}} \right] R_{b\text{min}} C_{\text{min}}} \]  

(EQ 8.3)

If we take the inverse Laplace of the last two equations and solve for \( T \), we have the maximum and minimum delays.

\[ 0.75V_0 = \frac{(V_{+\text{min}} - V_{p\text{max}}) R_{1\text{min}}}{R_{b\text{max}} C_{\text{max}}} \left[ \frac{S + \frac{1}{R_{1\text{min}} C_{\text{min}}}}{S + \frac{R_{b\text{max}} + R_{1\text{max}}}{C_{\text{max}} R_{b\text{max}} R_{1\text{max}}}} \right] \]  

(EQ 8.4)

\[ L^{-1} 0.75V_0 = \frac{(V_{+\text{min}} - V_{p\text{max}}) R_{1\text{min}}}{R_{b\text{max}} C_{\text{max}}} \left\{ \left[ \frac{R_{b\text{max}} + R_{1\text{min}}}{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}} \right] e^{-\frac{R_{b\text{max}} + R_{1\text{min}}}{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}} + \frac{1}{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}} \right\} \]  

(EQ 9.5)

\[ = \frac{(V_{+\text{min}} - V_{p\text{max}}) R_{1\text{min}}}{R_{b\text{max}} C_{\text{max}}} \left\{ e^{-\frac{R_{b}\text{max} + R_{1\text{min}}}{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}}} \left[ 1 - \frac{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}}{(R_{b\text{max}} + R_{1\text{min}}) C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}} \right] + \frac{R_{b\text{max}} R_{1\text{min}}}{C_{\text{max}} \text{max} R_{b\text{max}} R_{1\text{min}}} \right\} \]
With the above circuit, all we need to guarantee is that the maximum time of the write sense current remaining high and the minimum delay do not overlap. If we used this fault signal to shut off faulty write current directly without the latch then the circuit would oscillate. To see why we need only consider that if faulty current is sensed correctly which shuts off the current then the 'sense' will drop after some delay which then permits the faulty current and its following sense to return. All this repeats. Latching the fault indication prevents oscillation.

2. Write Command and No Write Current

This fault condition is sensed using the same sense circuit as in Figures 8.1A or 8.2. The difference is in the following 'and' gate. Figure 8.4 shows the same circuit as Figure 8.3A except that the signals + Write Command and + Sense Current are changed to + Write Command and - Sense Current. Now if current is lost during a 'Write Command' then the fault is sensed. Again a timing problem exists at the leading edge of Write Command because the current
SAFETY CIRCUITS

source and the sense circuit need time to respond. The same logic delay circuit will function correctly with the same but appropriately relabeled timing diagram (Figure 8.3C).

3. Write Command and No Write Data

When writing we need to be assured that data is being written on the media. What signals are there available to us that truly indicate that we are writing? In tape machines this is an easy task as it is usual practice where there are Read Heads following the Write Heads. In Disc machines where the heads are used for both Read and Write a full revolution of the disc is required before Read Verify is possible. If we assume that the head is in proximity to the disc then we can sense the flux changes to verify that we are writing. Rather than a separate winding around the head core to sense the flux changes, we can sense the voltage transient across the head instead. There are several simple circuits that can do this with any type of head and write driver. They do increase the circuit capacitance which increases the current rise time as this needs to be considered. The design must consider the attenuation R1 and R2, the voltage transient, and the voltage gain of A. Amplifier A should be a limiting amplifier compatible with the T' L logic of the Resetable Single Shot. If the circuit of Figure 8.5A were implemented the output would respond to only the positive transient; therefore, we would have one output for every other current transition. This is acceptable if the Resetable Single Shot time is greater in the worse case than twice the maximum current transition spacing. If both current transitions responses are required then the amplifier should be a linear differential amplifier with the outputs connected to a full wave rectifier thus achieving a unidirectional pulse for each current transition. Figure 8.6 is such a circuit.
FIG 8.5 A

HALF WAVE TRANSITIONS SENSE
FOR COMPLIMENTARY WRITE DRIVER.

FIG 8.5 B

TIlMI NG DI AGRAM

FIG 8.6

COMPLIMENTARY FULL WAVE TRANSITION SENSE
SAFETY CIRCUITS

Although the complimentary write driver is not often used, we will go thru the design.

If the transient voltage expected worse case minimum at point B were 7.\text{V BP}, then we could isolate the head from the differential amplifier with an attenuation of 3.5_{\text{max}} making, (this reduces the extra capacitance across the head proper with only a slight change to the damping if we keep the impedance high)

\[
\frac{R_{2, \text{min}}}{R_{2, \text{max}} + R_{\text{max}}} = 3.5
\]  

(EQ 8.8)

Giving us a 2V min transient applied to the base.

The gain_{\text{min}} of the amplifier could be set for 1 with the actual value of \text{RE}_{\text{max}} and the \text{I} current source_{\text{min}} equal to less than the expected 2V_{\text{min}} transient. This way the differential amplifier will limit on the minimum expected signal transient. The two equations are shown in EQ 8.9 and EQ 8.10.

\[
A_{\text{min}} = 1 = \frac{R_{\text{E}, \text{min}}}{R_{\text{E}, \text{max}} + R_\text{E}}
\]  

(EQ 8.9)

\[
R_{E, \text{max}} = \frac{2 \times V_{\text{be, min}} - (V_{\text{be, on, min}} - V_{\text{be, large, max}})}{I_{\text{source, min}}}
\]  

(EQ 8.10)
SAFETY CIRCUITS

Depending on the speed of operation we try keeping $I_{\text{source}}$ to around 2 to 5 ma, and use a transistor with a reasonable $f$. This is dictated by the Gain Bandwidth curves for the transistor. The next part of the circuit considers the value of the quiescent voltage at the base of Q3. This voltage should be such that during no signal the base must be conducting worse case.

Assume $V_{\text{be}} = 0.75V$ as the conducting maximum $V_{\text{be}}$ required, then

$$\left(I_{\text{source max}}\right)\left(R_{\text{c max}}\right) - V_{\text{be max}} \geq 0.75V$$  \hspace{1cm} (EQ 8.11)

When operating, the most positive collector voltage will be when Q1 or Q2 are cut off. We designed the amplifier to do this deliberately to ensure limiting in the positive direction. When this occurs the voltage at the cathode of Diode 1 or 2 is about 0.6V below $+V$. If the value of $R_3$ is kept high so that

$$\frac{(V_{\text{c max}} - V_{\text{D, c min}}) R_{\text{3 max}}}{\left(\frac{R_{\text{c min}} R_{\text{c max}}}{R_{\text{c min}} - R_{\text{c max}}}ight)} \geq V_{\text{c max}} - 0.4V$$  \hspace{1cm} (EQ 8.12)

--then transistor Q3 is cut off during the peak of the transient.

The following two stages are designed considering the current of Q3, the current loss thru $R_6$, and keeping Q4 out of saturation. The gain is made high only to accommodate the current loss in $R_6$ until the voltage rises to turn on the base of Q4. If we make $R_6 = 2K\Omega$ then our maximum loss of current will be

$$I_{\text{loss max}} = \frac{V_{\text{be max}}}{2 \cdot R_{\text{min}}[]> = 5\%}$$  \hspace{1cm} (EQ 8.13)

$9.8$
SAFETY CIRCUITS

The value of R5 is chosen as we consider the current required to turn on Q4 and the minimum signal on the base of Q3. Because the diodes D1, or D2 and D3 are always conducting then we should see almost the full limited signal at the base of Q3. Assume we only receive half or 1.0V, then the collector current of Q3 is approximately

\[
\frac{1.0V - V_{be\ max}}{R_{5\ max}} \geq I_{loss} + \frac{+5V_{max} - V_{ce\ max}}{R_{7\ max} \beta_{max}} \quad \text{(EQ 8.14)}
\]

Once this is accomplished then we know that worse case we can turn on Q4 until the transistor Q3 is cut off when Q4 will then cut off. R6 should conduct any charge on the base of Q4 away before the next transient pulse. We keep Q4 out of saturation (only needed for speed) by using a Schottky diode between base and collector circuit. This circuit works well and is called a Schottky clamp.

The base voltage vs. base current curve has some positive slope, so does the Vsat as a function of Ic. As the base voltage is usually much greater than Vsat then the about 0.4 volt drop of the Schottky diode (which also has a positive slope with increasing current) is sufficient to keep the transistor out of saturation. For example, if Vbe is 0.7V at some value of base current and Vce sat were 0.2 volts for some value of collector current, then 0.7V - 0.4V = 0.3 Volts or about 0.1 volt difference which we can use to reduce the base voltage to around 0.6V or out of saturation. This is a very rudimentary explanation as the solution can only be obtained graphically since all 3 junctions voltages are changing to obtain final balance. EQ 8.14 is correct.

\[
V_b = V_{ps} + V_{ce} \quad \text{(EQ 8.15)}
\]
SAFETY CIRCUITS

The above circuit will then output a positive pulse for each transistor (plus or minus) in the worse case since we chose all our design criteria to ensure an output pulse for a minimum transient and we designed the amplifier to limit above this value in order to reduce the current of Q3 for larger transient voltages.

We will next consider the most used Write Driver and generate several circuits that will function as transition detectors for them. One of the problems we should consider is that of the polarity of the sensed transient. If we sense the negative transient at the collectors of the Write Driver Q1 and Q2, then if the head were open on one side, we would still get a negative transient as the current flow will be thru the damping resistor. The affected transistor will saturate but the negative transient will still be present even though of a different amplitude. Remember that we minimized the Collector-Base voltage in order to reduce power dissipation; therefore, there will not be much difference in voltage between the saturated case and the normal case. A better way is to use the transformer action of the head to get the positive transient occurring at the off transistor (for NPN Write Drivers). This then assures us that the whole head is working for if one side were open transformer action could not occur.

The circuit of Figure 8.7 shows a typical connection. The attenuation of R1 and R2 is provided to help keep Q3 out of saturation yet guarantee it does conduct on the positive transient. Again the Schottky diode is provided to make a Schottky Clamp. The circuit includes the Matrix diodes just to show that
Fig 8.7

Center tapped, current source driven write transition sense circuit (NPN)

Fig 8.8

Combined transition detector and Δ time integrator
SAFETY CIRCUITS

it makes no basic difference except in bias levels. The diodes that pass the head current correctly to the Write Drivers also pass the positive transient therefore the transient will be available at the Write Driver collectors.

If the head transient were 7.0V.BP SE then the attenuation max becomes

\[ V_{be_{\text{max}}} \leq \frac{R_2_{\text{min}}}{R_1_{\text{par}}} \left( \frac{V_{\text{transient BP SE}_{\text{max}}}}{V_{\text{d}}_{\text{max}}} - 3 \right) - \frac{V_{C_{\text{SS}}_{\text{max}}}}{R_3_{\text{min}} + R_2_{\text{min}}} \] (EQ 8.16)

If the head were shorted then there would be no V TRANS.

If we design using this equation, then we ensure operation as long as the R.C. loading Q3's base is small compared to the discharge times required between transients. Note also that because of the loading effect of R1 and R2 in parallel with HIB of Q3 the damping Resistor R0 total needs to be raised in value accordingly. This particular configuration lends itself to driving ground referenced logic and is by far the better way to go than circuits that put in emitter degeneration in the emitter of Q3. In these cases level translation is required such as we did in Figure 8.6.

Another circuit provides a capacitor charging and discharging current such that the end result is a combination including the effects of the Resettable Single Shot. This circuit has been used in head interfacing integrated circuits designed first by IBM. The capacitor is charged thru the diodes on each transition. This reverse biases Q3's base. A negative current source steadily discharges the capacitor such that if the time between transitions exceeds the time for discharge to the Reference level Q3 turns on activating the Darlington Q5 and Q6. Thus as long as transitions occur regularly within the time allotted then the output remains high. If they cease or the spacing exceeds the discharge
SAFETY CIRCUITS

time then the output goes low. The circuit can be used for a current indication by using the output at the top of R3 instead of the collector as is usual. This permits other functions to be performed in parallel. We will not go into this design in detail except to note several considerations. First, the diode charging current does affect the damping depending on the state of charge of the capacitor. It also is affected time wise by the negative current source variations and the value of C as well as the $\beta$ of the PNP transistors as they start to conduct or any leakage if cut off. When this circuit is integrated, these variations can be extensive.

We might consider a circuit that could be used with the Bridge driver. This two terminal head driver's head transient negative voltage is not much different between an open head case and the normal head case. With the upper emitter followers generally controlling the voltage the only Peak difference is the margin provided between the normal transient voltage and the negative swing of the supposed cut off emitter follower. This is not sufficient for an indication. However the positive level of the emitter follower is significant in that it can be measured against a reference. It is the difference between the Vbe lightly conducting and the Vbe heavily conducting. This is usually a few tenths of a volt against a solid reference. A circuit can be devised that can utilize this difference.

If the head were open then the normal path for current is blocked; therefore, the lower half of the bridge will draw current directly from the upper bridge immediately above it, such as from Q2 thru Q4 in Figure 8.9.
OPEN HEAD DETECTOR FOR A TWO TERMINAL HEAD USING A BRIDGE DRIVER

FIG 8.9

INTERMEDIATE AMPLIFIER TRANSITION DETECTOR

FIG 8.10
SAFETY CIRCUITS

The transistor Q10 is provided a slight current of only a few hundred microamperes, I_4, such that the base voltage of Q9 is at a voltage of say 0.6 Volts. If the Write Current I_1 were say 50 mA and the head were open with Vin high then Q3 is conducting from Q1 even though the base of Q1 is low. The base of Q4 is low so Q4 is cut off, but the base of Q2 is high since Q6 is cut off. Since the current thru Q2 is very low, being only leakage, then the Vbe of Q2 is around 0.4 Volts. This makes the difference between the bases of Q7 and Q9 about 0.2 Volts or sufficient to switch. Using low currents for I_3 to reduce base current effects, we have a circuit that will respond to open heads but it will not respond to normal and shorted heads. The voltage on the emitters of Q1 and Q2 will not change in the case of a shorted head except due to rise - fall time crossing effects which are very narrow. A circuit that will totally detect true transitions at the Write Driver requires two detectors, one for open heads and one for normal heads since the shorted head case produces only a small transient voltage. The second circuit simply needs to verify that the head terminal voltages appropriately follow the upper half of the Bridge's base voltages. This can be done using a low gain differential amplifier and full wave rectifier similar to Figure 8.6 and shown in Figure 8.10 for inductive heads. The amplifier isolates the head to reduce the extra capacitance. The output pulse width can be pulse width discriminated in order to isolate the shorted head narrow pulse, resulting from poor rise times, from the normal head wide pulse. This is only necessary if the rise and fall times of the pre driver are not very fast such that there is a glitch at the head terminals at the intended transition edge. Figure 8.11 illustrates the phenomenon.
SAFETY CIRCUITS

The actual voltage change in the shorted head case is about half that of a normal head case as long the swing on the upper half of the bridge bases is equal to or exceeds slightly the regular transient. Getting back to Figure 8.10, the inputs signals are really not differential but are negative pulses referenced to a DC level for each oppositely occurring transition which alternates between inputs. We can use this to generate our full wave rectified pulses if we limit cut off to a level between the half level expected from shorted heads and the minimum normal level. If the base swing were 5.0V, then we need a cut off level of around \((0.75)(5.0V) = 3.75V\). Choosing the +V supply sufficiently high such that

\[
V_{+\min} - (I_{\max})(R_{\max}) \geq V_{\text{dc high max}}
\]  

we can proceed as before.

\[
R_{\max} = \frac{(0.75)(V_{\text{transient}}) - (V_{\text{con min}} - V_{\text{dc level max}})}{I_{\text{source min}}}
\]  

The remainder of the design follows from EQ 8.11 thru 8.14.

There is a variation of the above circuit if the head is essentially resistive, such as the case of a thin film head. Here the voltage waveform at the head is almost a squarewave. Again, if power dissipation is minimized in the design, the down level applied to the upper bases of the bridge is slightly below that of the IR drop in the resistive head. One circuit that can discriminate the normal head from the shorted head or partially shorted
SAFETY CIRCUITS

head is to diode couple the low level signal on each head terminal and compare that to a reference. However this circuit cannot distinguish the case of no data applied meaning an open data cable or circuit somewhere earlier in the circuit chain. We must really use the dV/dt of each transition. This can be done using a frequency level detector such as is shown in Figure 8.12 or a + pulse rectifier and amplifier as shown in Figure 8.13.

The circuit of Figure 8.12 should be driven from an intermediate amplifier to isolate the circuit capacitance from the head circuit. The level at Point B is a function of the voltage change at the inputs, the ratio of the two capacitors, and the time constant of C2 and the two resistors. For large capacitor ratios the level at B is fairly smooth, but if we choose a smaller ratio with a short RC time constant, then the circuit will perform as a full wave rectifier with controlled output pulse widths.

The circuit of Figure 8.13 may not require an intermediate amplifier if the coupling capacitor's value is small, and as the RC time constant should be large compared to the transition rate, it requires large resistors which in turn affect the base bias due to base currents. The circuit is basically a full wave biased rectifier. The difference from the base line to the clipping level is determined by the resistor network R1, R2 and R3. The upper portion of the transient is 'dot ored' and is available as a series of squared positive pulses at the output.

A better circuit would result if an intermediate amplifier is used to permit lowered resistances. Lastly, if we consider the transition detectors
**FIG 8.11**

Upper Bridge Voltage Waveforms

1. Shorted Head
2. Normal Head

**FIG 8.12**

TTL Transition Detector
- Capacitive Coupled
- Resistive Load or Diode Clamp, Both Shown

**FIG 8.13**

Capacitive Coupled Transition Detector
for ECL, 'Positive or
SAFETY CIRCUITS

they really indicate the correct functioning of the entire Write chain. Without write current there would be no transitions neither without a continuous data path and a functioning head. The only thing it does not tell us is if the head is in contact with or in proximity to, the media.

4. Write Current thru a Protected Data Field

There are several variations of this circuit family. The first involves the Memorex invention of the Write Protect feature. A simple circuit operated from a switch blocks the Write Command from the Write Current circuits. The circuit usually indicates back to the control function that the Data is protected. One consideration is to design the logic circuits such that operation of the switch during a Write operation will not disturb the write in progress until the operation is over. A simple gated latch will accomplish this.

A second variation is used in embedded servo type disc drives. These disc files have servo information pre written on the data discs in sectors or interleaved with the data. The same information must be protected in order to maintain correct servo operation. Counting circuits that are indexed to the disc position are usually used. Decoding the count determines the areas where the prewritten servo information is recorded. Circuits are also used that verify correct operation of the counters, such as, frequency sensitive discriminators and phase locked loops. Protection of the servo data is of such importance that redundant counters are sometimes used with phase detectors to monitor their differences.
FIG 8.14 A
WRITE PROTECT FEATURE

FIG 8.14 B
WRITE PROTECT WAVEFORMS
FIG 8-15
EMBEDDED SERVO, 8 SECTORS.

FIG 8-16
SAFETY PHILOSOPHY IN EMBEDDED SERVO SYSTEMS
SAFETY CIRCUITS

5. Write Current and Not Directly over the Assigned Track

Again there are two checks performed to verify the head position in Disc Drives before a Write is allowed. The first requires the successful comparison of the desired address contained in a register and the written address recorded on the disc usually before each record. The second requires circuits for monitoring the heads position with respect to some reference. In track following servo systems there are signals available that are sensitive to the percentage variation from the tracks centerline. As the head deviates from the centerline by an amount exceeding the off track capability of a Read - Write - Read sequence at the track extremes, we require a signal that will terminate a Write function immediately. This is because any data thereafter written will be difficult to read due to the off track, adjacent track and fringing crosstalk or interference. As the head mechanism cannot move instantaneously, some earlier or narrower range is sensed with a time limitation imposed for the system to restore the head to be within these normal limits. Such circuit timing must consider the mass and forces of the moving mechanism. Figure 8.17 illustrates the phenomenon by showing the head centerline movement compared to the track centerline as a function of time. The two limits are shown dotted with the appropriate sense levels and timing.

This figure shows the head returning within limits within the allotted time. If it did not then a signal would be generated that shuts off any Write in progress and notifies the control circuits.

6. Write Command and Read Command Simultaneously

This circuit is strictly a monitor of the control circuits, but it also checks for logic failures in that if a logic gate failed the opposing
FIG 8.17
OFF TRACK SAFETY LIMITS AND TIME ALLOTTED

FIG 8.18
CENTER TAP SENSING CIRCUITS
SAFETY CIRCUITS

Commands could be issued. A simple 'And' gate at the last logic position of the two commands will suffice. This way the error can be caught up to and including the input to the Analog Read and Write Circuits.

7. More than One Head Selected

Depending on the Matrix configuration, there could be several circuits required. If the number of heads built into a machine is great enough, some designers choose to use two separate Write Circuits, two separate Read Pre Amplifiers and two separate Head Centertap drivers. When this occurs there must be circuits that monitor circuits to verify that one and only one is operating at any one time in serial machines or in parallel machines to see that all such circuits are operating simultaneously.

First let us pursue the Centertap Monitoring Circuits. The engineer has a choice of an 'Exclusive Or' tree or an operational amplifier. The latter is least expensive even in the earlier machines when such a circuit had to be built of discreet components.

Consider Figure 8.18. We have shown two heads with the centertaps capable of being grounded, with NPN Write Drivers and PNP centertap drivers. Reverse bias for the centertap is a negative voltage. The ratio of the resistors R2 to Rc2 and R1 to Rc1 is large such that the correct amount of reverse bias is maintained to block the head transients. Rf is chosen to provide a certain worse case guaranteed voltage output from the operational amplifier. Rg is provided to cancel the affect of all but one of the reverse biased centertaps. For example, if Figure 8.18 showed 5 heads with 5 centertap drivers then Rg would compensate for 3 head centertaps leaving one to provide a negative signal and, of course, the other being at ground if selected. The circuit will respond
SAFETY CIRCUITS

with a negative output if more than one head centertap is grounded and with a positive output if only one or none are grounded. The design is worse case as follows where \( N \) is the total number of head centertap drivers.

\[
V_{o_{\text{max, worst}}} = R_{f_{\text{max}}} \left[ \frac{-V_{c_{\text{max}}} (N-1)}{R_{c_{\text{min}}} + R_{i_{\text{min}}}} + \frac{V_{o_{\text{min}}} - V_{sat_{\text{max}}}}{R_{o_{\text{max}}} + R_{i_{\text{max}}}} \right] \quad (\text{EQ 8.18})
\]

\[
V_{o_{\text{min, normal}}} = R_{f_{\text{min}}} \left[ \frac{-V_{c_{\text{min}}} (N-1)}{R_{c_{\text{max}}} + R_{i_{\text{max}}}} + \frac{V_{o_{\text{max}}} - V_{sat_{\text{min}}}}{R_{o_{\text{min}}} + R_{i_{\text{min}}}} \right] \quad (\text{EQ 8.19})
\]

\[
V_{o_{\text{max, none}}} = R_{f_{\text{max}}} \left[ \frac{-V_{c_{\text{max}}} N}{R_{c_{\text{min}}} + R_{i_{\text{min}}}} + \frac{V_{o_{\text{max}}} - V_{sat_{\text{max}}}}{R_{o_{\text{max}}} + R_{i_{\text{min}}}} \right] \quad (\text{EQ 8.20})
\]

\[
V_{o_{\text{min, none}}} = R_{f_{\text{min}}} \left[ \frac{-V_{c_{\text{min}}} N}{R_{c_{\text{max}}} + R_{i_{\text{max}}}} + \frac{V_{o_{\text{max}}} - V_{sat_{\text{max}}}}{R_{o_{\text{min}}} + R_{i_{\text{min}}}} \right] \quad (\text{EQ 8.21})
\]

\[
V_{o_{\text{max, 2 on}}} = R_{f_{\text{max}}} \left[ \frac{-V_{c_{\text{max}}} (N-2)}{R_{c_{\text{min}}} + R_{i_{\text{min}}}} + \frac{V_{o_{\text{min}}} - 2V_{sat_{\text{max}}}}{R_{o_{\text{max}}} + R_{i_{\text{min}}}} \right] \quad (\text{EQ 8.22})
\]

\[
V_{o_{\text{min, 2 on}}} = R_{f_{\text{min}}} \left[ \frac{-V_{c_{\text{min}}} (N-2)}{R_{c_{\text{max}}} + R_{i_{\text{max}}}} + \frac{V_{o_{\text{max}}} - 2V_{sat_{\text{min}}}}{R_{o_{\text{min}}} + R_{i_{\text{max}}}} \right] \quad (\text{EQ 8.23})
\]
SAFETY CIRCUITS

Equations 8.18, 8.19, 8.22, and 8.23 require the worse case bias set into the comparator to be centered between the values of $V_{om}$ normal and $V_{om}$ 2 ON. By properly specifying the value of $R_b$ this range could be centered around the $V_{be}$ of 2 transistors and the circuit of Figure 18.9 used instead of the comparator as long as the $V_o$ difference is greater than one volt. In the above equations, we neglected the voltage and current offsets and gain effects of the operational amplifiers. These should be included if the difference is less than one volt which would jeopardize the correct biasing of the transistor. Resistor $R_{eq}$ should be chosen to equal the resistance seen on the negative input in order to correct for balanced base or input currents. For the other two offsets the total resistance can be kept as low as possible within the current limitations of the centertap and bias resistor currents and the voltage attenuation due to the action of $R_{c2}$ and $R_2$ as it relates to the head transient voltage. Usually the voltage change due to one centertap circuit changing state is large so the main offsets are swamped.

The other monitoring circuits become just 'And' and 'OR' combinations of the previous circuits outputs in multiples. The block diagrams of Figure 8.20 thru 8.22 show typical examples of some multiple arrangements. Notice that in Figure 8.20 we need both the indication for write current from either current source as well as the indication of more than one source on at a time for serial data machines. For parallel data machines the dotted addition is required to indicate a failure. There are variations of Figure 8.21. As it is shown the outputs of the Resettable Single Shots are combined to indicate the function. This then would be 'Anded' with the delay gate of Figure 8.3A to capture the failure. However, if one of the Resettable Single Shots failed true then we would never sense any failure of transitions. The 'Exclusive OR' gate will
FIG 8.20
SENSING MULTIPLE SOURCES (3)

FIG 8.21
SENSING TRANSITION FAILURE AND R.S.S FAILURE

FIG 8.22
SENSING MULTIPLE HEAD SELECTION BETWEEN GROUPS AND WITHIN GROUPS
catch this kind of failure. Usually we only try to sense no more than two serial failure conditions, beyond that would greatly complicate the design.

The last arrangement shown in Figure 8.22 is for multiple groups of heads only one of which is permitted at a time. Here we require two groups of operational amplifiers, one to sense more than one centertap as we discussed and the other to sense one head centertap. The only difference in the design is the value of \( R_B \) also taking into consideration that there are now two loads on the \( R_C \) resistors instead of one for both cases. The extra requirement for the 'One Sense' can be eliminated if the centertap selection of one head in each group simultaneously can be accommodated, such as in parallel data machines and for machines where discrimination occurs in the Write Driver Channel and the Read Channel. In this last case a matrix can be formed connecting head centertaps and Write-Read circuits in some convenient or cost effective manner (see Figure 8.23).

This matrix gives rise to a common terminology used throughout this industry of X and Y. The X circuits are the most expensive and are therefore minimized in number. The cheapest are the centertap circuits and are maximized where possible. Hence the centertap circuits are often referred to as Y select circuits.

8. Open Heads

We discussed this situation in the section on transition sensing.

9. Shorted Heads

This also was discussed in the transition sensing section.
FIG 8.23

X-Y MATRIX ARRANGEMENT OF HEADS AND CIRCUITS
Fig 8.24
Showing unbalanced transient head current at select time

Fig 8.25
Current clamping on receipt of erroneous write current or sensing a failure, or when not writing
SAFETY CIRCUITS

transistor is turned on quickly, this permits a discharge current to flow thru the head half winding that normally is balanced out that now is of sufficient magnitude to cause the media to be brought out of saturation thus actually writing a disturbance on the media. Because of this effect it is doubly important to minimize head capacitance, and maximize the discharge rate while maintaining sufficient drive to saturate the centertap driving transistor during writing. This then refers back to the circuit used to drive the bases of the centertap drivers which we did not discuss at that time.

Once we have sensed a safety related failure we must now determine what we can do to minimize the damage to the recorded data from either timing or circuit related failures. The best thing we can do is to prevent the flow of head current either by blocking the current path at any point or several points or by sinking the current off to ground before it can reach the head. The first type usually are limited to shutting off the current sources and the centertap drivers logically. These precautions work well for command related failures or timing failures, but they do not work if either the current source transistors shorted or the centertap transistors shorted or some other current path became established. Again, shutting off all current paths can block the current thru the head either at its source or at its sink despite a failure of one of the sources or sinks (centertap circuit). We can provide a circuit that clamps the current source to a potential that reverse biases the Write Driver emitters. Part of the precautions already exist when we added a series diode to protect the Write Driver emitter from the Current Sensing circuit during the off condition. Refer back to Figure 8.2, R1 and D1. If we connect a large
SAFETY CIRCUITS

10. Centertap Current Sense

In the cases where the centertapped head or a group of centertapped heads are driven or connected directly to an Integrated circuit collector, there is a distinct possibility of a short between the collector junction and the substrate. This situation exists due to the usual practice of tying the centertaps together to a common voltage or ground. The favored method of sensing this failure is to monitor the current in the centertap line. A simple series resistor and a comparator suffices. The bias on the comparator allows up to normal write current and any combined leakages to flow without changing the output state of the comparator.

There are many other circuits or conditions that could be monitored. These will evidence themselves to designers as they consider all the possible paths erasing current can take thru the head from whatever source or all the combinations that can prevent data from being correctly written such as any data encoding circuits or clocking circuits. They all need to be monitored and latched for the protection of stored data.

One side-light to the half open centertapped head case not previously discussed is the condition during selection by the centertap driver. Consider for a moment what we discussed back in Chapter 7 on Matrices. We were very careful to balance the Read biasing currents so that the flux generated cancels. When a head coil opens on one side the bias current now is unbalanced and hence can partially erase the media. However, the flux is very small and is not usually of sufficient magnitude, if properly designed, to bring the media particle back into the open portion of the hysteresis loop. There is one other circuit parameter that we have neglected and that is the single ended matrix capacitance. See Figure 8.24. When a head is reverse biased, the cable, head, and diode capacitance is charged with some number of coulombs. If the centertap selection
SAFETY CIRCUITS

transistor to the collector of the Current Source Transistor and tie its emitter to a potential more positive (in this case) than the bases of the Write Drivers, we can turn this transistor on immediately upon sensing any failure. This is achieved by an 'OR' tree driven from each of the safety circuit storage latches. Some engineers like to turn it on every time we are not writing in order to quickly discharge the current source lines. The transistor and its base current drive must be capable of handling any current resulting from shorting the current source transistor which means the current would be that obtained thru the emitter resistor in series with the difference in potential between the source supply and the clamp transistor emitter reference. This must be worse cased as failure to do this might forward bias one of the Write Drivers. A circuit is shown in Figure 8.25 for the NPN Write Driver with the centertap referenced to ground. Other configurations are left to the reader.

A typical design would ensure the following equations are met.

\[ I_{Q_{u, max}} = \frac{V_{- max} - V_{sat_{u, min}}}{R_{i, min}} \quad \text{(shorted Q)} \quad \text{(EQ 8.24)} \]

\[ \frac{V_{min} - V_{be_{u, max}}}{R_{j, max}} = I_{R_{j, min}} \geq \frac{I_{Q_{u, max}}}{\beta_{Q_{u, min}}} \quad \text{(EQ 8.25)} \]

\[ 2V_{b} - V_{sat_{driver}} \geq V_{be_{u, max}} \quad \text{(EQ 8.26)} \]

\[ V_{b_{+, rev}} \geq 0.0V \quad \text{(EQ 8.27)} \]
SAFETY CIRCUITS

\[ \frac{V_{\text{max}} - V_{\text{min}}}{R_{3_{\text{min}}}} \leq \frac{V_{\text{max}} - 2V_{\text{max}}}{R_{7_{\text{max}}}} \]  
(EQ 8.28)

If all these 5 equations are met simultaneously then the clamp will operate correctly even in the event of a shorted current source. Notice we are worse than worse case, but totally safe as we used \( V_{\text{min}} \) and \( V_{\text{max}} \) as simultaneous conditions in EQ 8.24 and 8.25 respectively.

This concludes the current related safety considerations.

**IT MIGHT BE PROPERLY CONSIDERED THAT ANY CHANGE IN CIRCUIT CONFIGURATION WILL USUALLY BE IN ITS OWN CURRENT PATHS THAT COULD DISTORT BOTH. A CASE IN POINT IS THE CURRENT USE OF INTEGRATED CIRCUITS AND CENTERED JUMP HEAT. IF A COLLECTOR TO SUBSTRATE SHORT OCCURRED THEN THERE IS A PATH FOR CURRENT FROM THE CENTER TAP THRU ONE HALF OF THE HEAT TO THE COLLECTOR AND THEN TO THE SUBSTRATE WHICH IS THE MOST NEGATIVE POTENTIAL. THIS THEN WILL CAUSE THE DATA ANYTIME THERE IS A SUITABLE DIFFERENCE IN POTENTIAL BETWEEN THE CENTER TAP AND THE SUBSTRATE. THIS IS EASILY MONITORED BY SENSING THE CURRENT IN THE CENTER TAP ONE DURING READ AND WHEN GREATER THAN THE READ CURRENT DURING WRITE.**
**Fig 8.27**  Missed transition circuit that is not time constant dependent.

If data were missing the circuit will not respond.

It does require a second data monitor circuit.

Useful in integrated circuits to prevent obsolescence due to data code and data rate.

**Fig 8.28**  Code related transitions unsafe circuit.

The counter and magnitude comparator is set for the max clock spacing of the code used.

For example, if there can be 5 clock spaces between transitions as permitted by the code then the magnitude comparator should be set for '5', to use the greater output only, or to 6 if the equal and greater outputs are 'on' together.
DETECTORS

This chapter deals with the detectors or the circuitry used to sense the transitions recorded on the media. We will discuss the intervening amplifiers in the next chapter as the type of amplifier depends on the type detector chosen. The detector in turn depends entirely on the head signal and the region of operation. Let us refer to Figure 9.1. This figure is our old friend the bit density curve with some added segments. Historically, all magnetic recording was done using the left hand side or the 'good' resolution portion, Region 1. Here the various frequency or density components result in very similar amplitudes. Therefore a string of transitions produces signals of fairly equal amplitudes with little interaction. The process of detection is to sense the peak which results from the instant of maximum time rate of change of flux of the transition and output a pulse, the leading edge of which, corresponds to the center of the transition. Circuitry for doing this consists of some amplitude reference and a peak sensing circuit. The amplitude reference serves to eliminate noise associated with the signal base line, Figure 9.2. As the signal is bipolar there needs to be two references or some means of changing the signal to unipolar. A Full Wave rectifier fills this latter function quite well. The peak sensing circuits are required to be very accurate. For this reason, amplitude sensing circuits fail. Consider the peak of sine wave. The change of the amplitude as a function of time is very poor, changing only a few percent over a considerable number of degrees. Amplitude sensitive circuits then will have poor time resolution of the peak. They are also sensitive to the variations in amplitude of each transition in a chain for no pulse is of the same amplitude as its neighbor due to variations in media and head-media mechanics.
**FIG. 9.1** BIT DENSITY CURVE / DETECTOR REGIONS
DIVISIONS NOT FIRM.

**FIG. 9.2** REGION 1 HEAD SIGNAL SHOWING CLIPPING LEVELS FOR NOISE REDUCED AMPLITUDE SENSITIVITY
DETECTORS

Two other signal processing circuits resolve the dilemma. They are the differentiator and the integrator. Here the slowly changing peak value becomes a fast changing base line crossing as the slope of the peak changes from one polarity thru zero to the other. This result is ideal as we can build base line crossing sensing circuits very easily. The question now becomes which of the two is better. First the differentiator. The circuit or amplifier has a zero at the origin. The gain then increases from zero at zero frequency to infinity at infinite frequency. Our head signal is complex in that it can be described as a fundamental sine wave with many harmonics. Noise also enters the picture. As we pass the bandwidth of interest, the gain continues to increase, therefore, all the noise of higher frequencies will be amplified accordingly while the signal of interest remains at its lower gain. The result is a decrease in signal-to-noise ratio. Practical circuits have finite bandwidth as they roll off due to stray capacitances introducing a pole. We see then that practical differentiators have signal-to-noise ratio problems but are limited to the bandwidths of the circuitry.

The integrator on first look is ideal as its output results from a pole at the origin, or zero frequency, which produces decreasing gain for increasing frequency. If we were only dealing with a sine wave, the resulting waveform would always be symmetrical; however, we are dealing with a complex waveform containing many harmonics and noise which also vary in amplitude from pulse to pulse. Ideally, then we would have a base line crossing for each transition as the area under the curve alternates. But the signal's non-uniformity will result in variations in the time of the base line crossing from the actual peak time of the input signal.
DETECTORS

When compared to the noise shifted differentiated signal base line crossing and the quiet but time shifted base line crossing of the integrated signal, we are forced to choose the lesser of two evils. The differentiator has dominated the application mainly due to the way the higher frequency noise is rolled off by judicious choice of the pole location of practical circuits. The operation of the integrator in the presence of defects accentuates the inaccuracies. Compromises can be worked out using carefully placed zeroes to minimize its sensitivity to defects and amplitude variations, but no practical recording channel has succeeded in mass production using the approach.

We will now develop a circuit that will perform the detection function previously described. The block diagram for such a detector is shown in Figure 9.3. The full wave rectifier can be built from the differential signal with a pair of diodes. See Figure 9.4. Because the differential signal contains two positive peaks for each pair of pulses, the diodes will pass two positive peaks each one corresponding to a transition. Depending on the biasing, the output dc potential will be one diode drop below the input base line or dc potential. The driving circuit must ensure the two dc levels to be equal or unsymmetry will result. Where the input and output are referenced to ground the diodes will subtract one diode drop from the signal before passing it on. Figure 9.5 illustrates this function. We could take advantage of this phenomenon by making the diode drop equal to the amount of signal around the base line (clipping level) that we want to remove to reduce sensitivity to base line noise. Under these circumstances the signal itself must be amplified to an amplitude such that \( V_{diode} \) equals the percentage of the signal we want to remove. For example, if we want to remove \( \pm 10\% \) of the signal around the base line, the input signal must be amplified to 2(10\% \( \frac{V}{V_{	ext{pp}};} \) (EQ 9.1)
Fig 9.3 Region 1 Detector
Block Diagram
Differentiator can be driven directly or from the F.W.R.

Fig 9.4 Full Wave Rectifier

Fig 9.5 Rectifier caused amplitude and width reduction

Fig 9.6 Rectified signal: as full amplitude but shifted one diode drop
DETECTORS

Such a circuit will function but is not easily changed if we want to change the clipping level percentage except by changing the amplitude of the input signal or the references. The signal swings are very large, as in our example: $2(10)(.7V) = 14. V_{pp}$ diff. is required. (EQ 9.1)

When the full Wave Rectifier is DC coupled with an appropriately negative return voltage as shown in Figure 9.6, then the output amplitude is equal to the input amplitude but is one diode drop below the input signal voltage. We need not get confused if we reverse the diodes to pass the negative peaks instead. Input DC balance is required for correct symmetrical operation.

We could perform this function with active circuits such as is shown in Figures 9.7 or 9.8. The advantage of the emitter follower connection is the lowered impedance provided by the transistor. It has one disadvantage and that is the reverse base-emitter breakdown voltage, $BV_{ber}$, restricts the input signal peak-peak value for one emitter is conducting while the other is cut off. Again, input balance is required. The addition of the third emitter follower permits any percentage of clipping. It is similarly restricted to low amplitudes of around $7. V_{pp}$ $SE$ max due to $BV_{ber}$. Another consideration is that of the transfer curves at around 0.1 volts difference where there is partial conduction of the transistors. The operation is very similar to a positive 'OR' circuit meaning only the transistor with the most positive base will conduct. It is this characteristic that permits Full Wave Rectification or Biased Rectification. The input amplitude must be such that the 0.1V uncertainty is small compared to the signal of interest but within the restrictions imposed by the emitter-base breakdown voltage.
DETECTORS

We will now turn our attention to the Gate Limiter. Its purpose is to provide a gate to operate the 'and' circuit at the appropriate time to allow the pulse resulting from the differentiated signal peak to pass while blocking all noise related signals. The output of the Full Wave Rectifier is limited either thru direct amplification or that resulting from positive feedback such as in a Schmidt Trigger. The latter circuit has the advantage of reducing the effect of noise around the threshold of the Schmidt, whereas the former will be noisy around the bias point. The gate threshold level results from either the Schmidt threshold or the amplifier bias point. Figure 9.9 illustrates the waveform relationships we want to design into the total circuit.

If we design a limiting amplifier that limits around the clipping level we desire, then we have performed the function we need. From Figure 9.9 the clipping level value is determined as a percentage of the input signal magnitude. Let us use 15% of 10.Vpp diff. This becomes 5.Vpp SE or 2.5Vbp out of the Full Wave Rectifier and 15% is 375.mV. We next need to guarantee the reference of the input signal to the Full Wave Rectifier such that we have control over the percentage. We also need to include the tolerances of the diodes or transistors used to build the Full Wave Rectifier. We can do this with the circuit shown in Figure 9.10.

Transistors 1 and 2 perform the Full Wave Rectification. Transistors 3 and 4 are a high gain differential amplifier. The input reference is ground. The bias reference is 375.mV with transistor 5 providing the same or similar Vbe drop as transistors 1 and 2 if current sources 1 and 3 are equal. This function is harder to perform with discreet components, but is very easy today.
**Fig. 9.7** Transistor Full Wave Rectifier

**Fig. 9.8** Biased Transistor Clipping Full Wave Rectifier

**Fig. 9.9**

- Full Wave Rectified Signal
- Gate Generator Output → to 'AND'
- Differentiated Rectified Signal
- Output Pulse from 'AND'
Fig 9.7 Transistor Full Wave Rectifier

Fig 9.8 Biased Transistor Clipper Full Wave Rectifier

Fig 9.9 Limited

Note: Noise on base line of the differentiated waveform forces gating. Use of offset limiting on the differentiated clipped full wave rectified signal has been tried but is subject to amplitude shifted bit timing see fig 9.9a. This is a major defect in the design approach.

Offset Base line

Fig 9.9a
**Fig 9.10** Gate Generator (15% Clipping)

**Fig 9.11** Limited Signal $V_0$
DETECTORS

when we can use the inherent matching in integrated circuits. The uncertainty of the bias point depended heavily on the variations in Vbe from transistor to transistor or diode to diode. The output of the amplifier becomes the output gate. If the signal swing is insufficient then further amplification is necessary especially if the slope of the gate edges is poor. For our 2.5V BP amplifier input, we know that the output will be a squarewave, Figure 9.11, centered around the 325 mV to 425 mV, but modified by the bandwidth of the amplifier. The more precise we want the gate edges defined, the higher the gain we require. With limiting it is not the output amplitude swing that defines the slope, but the gain divided into the input signal slope for the specified output swing. For example, if our gain were 100 and the output swing was limited to 2 volts then the input equivalent change would be

\[ \frac{2 \text{V}}{100} = 0.02 \text{ volts} \]

for a full swing of the output. This then would indicate that the output gate edge would be similar to the time it took for the input to change from 365 to 385 mV if the amplifier bandwidth is adequate. With proper biasing the output gate levels could be made compatible with some logic family which would make the following 'and' gate simple to construct.

The considerations then are the bias point stability, the gate edge slope and logic compatibility. There is a propagation delay consideration particularly when using multiple gain stages in series to obtain the required gain.

The Schmidt version is not too much different. Positive feedback is provided to the bias point in order to interfere least with the Full Wave Rectified signal fig.44. The feedback resistor \( R_f \) is connected between the out-of-phase output and the bias reference network. The percentage feedback is determined by the signal swing on the collector and the resistor divider.
**FIG 9.12** SCHMIDT CONNECTION

**FIG 9.13A** BALANCED DIFFERENTIATOR

**FIG 9.13B** BODE PLOT OF BALANCED DIFF.
DETECTORS

network to the input signal. This circuit is easier and cheaper since it provides a large gain, fast slopes and a more stable bias reference than a multiple amplifier chain required to get the same slope. Also a second advantage is the shorter propagation delay and freedom from noise while traversing the bias point.

The differentiator may take several forms ranging from passive differentiator to active. Operational amplifiers are usually not suitable due to their restricted bandwidth. We can build discreet active differentiators fairly easily. Consider a differential amplifier with a capacitor in the series feedback path or a resistor and capacitor.

The gain equation simply becomes from Fig 9.13

\[ A = \frac{2R_c}{R_e + 2\tau_c + \frac{1}{C^2}} = \frac{2R_cCS}{(R_e + 2\tau_c)CS + 1} \]  

(EQ 9.2)

When rearranged, we can see both the zero at the origin, which we desire, and a pole which would be helpful to restrict the bandwidth related noise. There are other poles resulting from the internal transistor and stray capacitances.

The circuit is inherently AC balanced in the emitter but does require DC current source balance and load resistor balance if output DC levels are important.

The same circuit can be built using an inductive load with similar results. Here a single current source could be used if we wanted to. See Fig. 9.14.

\[ A = \frac{2LS}{R_e + 2\tau_c} \]  

(EQ 9.3)

Notice the absence of the pole. We do not escape as easily since all inductors have stray capacitance and series resistance. The Bode plot will show a roll
DETECTORS

due to this capacitance and it will be second order with a zero close to the origin, but not at the origin.

\[ A = \frac{2}{\left( \frac{(Ls + R_s) \frac{1}{s}}{Ls + R_s + \frac{1}{s}} \right)} \]

\[ = \frac{2(Ls + R_s)}{(R_e + 2fC) \left( Ls^2 + R_sCs + 1 \right)} \quad \text{(EQ 9.4)} \]

Some have tried to make the AC unbalance due to the separate inductors' tolerances more balanced by winding the two inductors on a single core using bifilar circuits. If we were to use a simple RC coupling network as a differentiator we would have to contend with the attenuation. With the above amplifiers we can adjust the gain for a net gain instead of a loss. Of the two active differentiators considered, the first has a serious difficulty with DC stability if it is to drive a sensitive threshold circuit. The inductor version has a very low IR drop therefore is insensitive to variations in the current source or load resistor and current source balance. One way to retain the advantages of the first circuit is to add a balancing circuit to the current source and make the following stage differential with a large common mode input range. Balance is simply obtained by the use of a potentiometer in series with the two sources in one of several configurations. Some are shown in Figure 9.15.

Regardless we can use a differential following stage to provide the limiting function. The emitter followers are required to minimize Miller Effect. The circuit shown in Figure 9.16 consists of a differentiator followed by a differential amplifier. Here we choose not to use a Schmidt trigger as we
FIG 9.14 A

INDUCTIVE DIFFERENTIATOR

FIG 9.14 B

ALTERNATE Emitter CIRCUIT

FIG 9.15 A

VARIOUS BALANCED CURRENT SOURCES FOR THE DIFFERENTIATOR

FIG 9.15 B

FIG 9.16 DIFFERENTIATOR AND Limiter
DETECTORS

want our output edges to correspond exactly to the center of the differentiated pulse peak which is the base line crossing out of the differentiator. The amount of gain required depends on the accuracy we require. If we were dealing with a sine wave input we could easily calculate the required gain. Assume the input signal were a (2.5 - .375)VBP sine wave, 0-180°, of 1.MHz timing or 180° for 2.77 ns/degree. If our logic 'and' gate had a minimum rise time of 5.0 volts in 5.55 ns then we should provide sufficient gain to make 2.0 degrees of input signal at the base line equal to 5.0V logic level. Therefore, the minimum gain of the limiter and differentiator should be:

\[
A \approx \frac{5.0 \text{V}}{(2.5 - 0.375)(\text{2°})} = 67.4 \text{mV}
\]  

(EQ 9.5)

Going back over our bandwidth restrictions for the collector load resistor, we should provide this gain in several stages instead of one.

To get our gain we would probably require three stages. The gain per stage is \[\sqrt{67.4}\] or 4.06 per stage. We can do this fairly easily with basic emitter coupled amplifiers similar to that shown in Figure 9.17. Because the input to the differentiator is single ended, we need another gain of 2. If the differentiator is designed for a gain of 2 then we need 3 other limiters with a gain of 4.06 min each. The next problem we need to solve is the cascading bias required with DC coupled amplifiers. With discreet amplifier construction we could alternate NPN - PNP amplifiers and thus maintain a reasonable power supply voltage. This is probably the best way to proceed as AC coupling requires a knowledge of the low frequency band-pass requirements and hence the data code's spectrum.
FIG 9.17 LIMITING AMPLIFIER

FIG 9.18 BLOCK DIAGRAM SHOWING DELAY USED TO CENTER LEADING EDGE OF DATA IN GATE (AT MINIMUM INPUT AMPLITUDE)
DETECTORS

Notice the timing requirement to center the propagation delayed differentiated pulse in the Gate square wave. If the Gate generator used an equal number of stages of limiting gain then the delays should be about equal. This becomes more important when we consider that the input signal actually varies in amplitude as a function of disc diameter (in disc machine) or media-coating variations. This variation must be considered when calculating the total gain required for both limiters. The total gain must be calculated based on the absolute minimum signal from the head as modified by any intervening gain stages using their minimum gain.

Let us go thru a design using the ECL logic family as our output. This is chosen due to the levels and speed but particularly the non requirement for cascading bias.

Going back to our circuit of Figure 9.12, we can make a small change to make it compatible with the ECL family. See Figure 9.19. The change required is in the base bias network for transistors 1 and 2 with regard to the bias required on the base of transistor 8 and the improvement required to reduce the effect of power supply variations on the clipping level by using the diode D as a partial regulator. Notice also that the Differentiator does not care about the use of the clipping bias as it is AC coupled and will not be affected by the difference in DC potential as does the Gate Generator. We will choose the bias values such that the input signal swing will not permit saturation of the Differentiator and Gate Generator collector stages.

If the input signal maximum is 10.0Vpp differential, the nominal is 7.0Vpp differential and the minimum is 5.0Vpp differential we then know that the Full Wave Rectified signal is 2.5 V_{BP-SE} max and 1.25 V_{BP-SE} min. We will
retain our 15% clipping level. The bias for Transistors 1 and 2 should be:

\[ V_{c_i}^{\text{min}} + V_{B-P}^{\text{se, max}} = -1.2V - 2.5V = 3.70V \]  

(EQ 9.6)

Choose \(-4.5V\) to allow for tolerances of 5%. The bias for Transistor 8 should be:

\[ -4.5V + 15\% \left( \frac{7V}{V_{P\text{diff}}} \right) = -4.562V \]  

(EQ 9.7)

If we do this then we have built in a one diode drop margin for the collectors 3 and 4. If we choose the resistor divider network to operate off \(-10\) volts and have current of 10.mA to maintain some stability due to base currents then:

\[ \frac{15V - V_{P\text{nom}}}{10mA} = R_1 + R_4 = 1.43K \]  

(EQ 9.8)

\[ R_1 = \frac{4.3V}{10mA} = 430\Omega \quad \text{(choose 432 \(\Omega\))} \]  

(EQ 9.9)

\[ R_4 = 1.43K - 430\Omega = 1.0K \quad \text{(choose 1K)} \]  

(EQ 9.10)

If we allow 5 mA for the diode, a IN4448, we should have approximately 0.7V drop. This leaves 5 mA for \(R_2\) and \(R_3\) to develop 0.375 volts.

\[ R_2 = \frac{0.262V}{5mA} = 52\Omega \quad \text{(choose 51 \(\Omega\))} \]  

(EQ 9.11)

\[ R_3 = \frac{0.7 - 0.262}{5mA} = 87\Omega \quad \text{(choose 86 \(\Omega\))} \]  

(EQ 9.12)
DETECTORS

In order to minimize the disturbance to the bias due to base current variations in the operation of the Full Wave Rectifier, we should replace $R_1$ with a 4.3V 5% zener. This way all margins are met while maintaining a low impedance at the bases of transistors 1, 2 and 8. We now need to lower $R_4$ to allow 20.ma zener current as well as allowing a higher current thru the diode (10.ma). We can also add a zener at the bottom to control the current sources (see figure 9.20A).

$$R_4 = \frac{V_z - V_2 - V_z}{I_z} = \frac{15.4 - 2(4.3) - 0.75v}{20. ma} = 282.5 \text{ ohm (see 002 A)}$$

(EQ 9.13)

The value of Resistors $R_2$ and $R_3$ should be halved to accommodate 10.ma instead of 5.ma. Let $R_2 = 24.9\Omega$ and $R_3 = 43.2\Omega$

If we choose the CA 3045 transistor array we will obtain an added bonus of Vbe matching to 5.mv which will help. The 20.V breakdown between substrate and collector junction is adequate, as is the 15V collector to emitter breakdown. The base emitter breakdown needs examining for transistors 1 and 2 as they will see the full swing of the input during rectification. The maximum input difference is 5.0 Vpp SE or just equal to the minimum specified $B_{V_{be}}$ for the devise. This is close but is acceptable. If the max input swing were larger we would either have to find a transistor with a higher $B_{V_{be}}$ or use series diodes for rectification preceded by normal emitter followers in order to minimize distortion. We would also have to refigure the bias on the Gate Generator. Either way we are faced with a matching problem in order to minimize the unbalance of the rectifier halves. See Figure 9.20B for the variation.
Fig 9.21

Wave forms for a region 1 detector.
Uncertain areas of the differentiated
limited signal are outside the area
of the gate.

(Avoid to make $T_i = T_e$ to center
bit negative edge in gate.)
Continuing with our design. We will choose the current for the emitter follower rectifiers based on the stray capacitance on the node A.

\[
C_T = 2C_{es} + C_{eb}(2+A) + C_{cs} + C_w
\]

\[
= 2(0.6\,\mu F) + (0.58\,\mu F)(2+1) + 2.8\,pF + 10.\,pF = 22.12\,pF \quad \text{(EQ 9.14)}
\]

For a 5.0 MHz sinewave input the required current must exceed

\[
\frac{(2.5V_{os}-5V)(22.12\,pF)}{2\pi(5\times10^{-6}z)} = 1.73 \times 10^3 \text{amps}
\]

\text{(EQ 9.15)}

This should operate well if we choose 3.0 ma to allow for rectifier linearity, capacitance and worse case variations.

The current source \( I_7 \) then becomes

\[
I_{E_{5,7}} = \frac{V_{2_{min}} - V_{2_{max}}}{5.0 \times 10^{-6}z} = \frac{4.055V - 0.75V}{5.0 \times 10^{-6}z} = 1.11 \times 10^3 \text{amps} \quad \text{(choose 1.1K 12)}
\]

\text{(EQ 9.16)}

The collector resistors for both the Gate and Differentiator should be related to the Bandwidth. For our 5.0 MHz signal we need a minimum of 50.0 MHz Bandwidth in order to minimize phase distortion and amplitude reduction.

\[
R_L = \frac{1}{2\pi f C_T} = \frac{1}{(2\pi)(5\times10^{-6}z)(1.092\,\mu F)} = 2.91\,\mu F^{-1} \text{ohm} \quad \text{(EQ 9.17)}
\]

Where \( C_T = (2+A(C_{ob}) + C_{cs} = (14)(.58\,\mu F) + 2.8\,pF = 10.92\,pF \)

If we choose 200 \( \Omega \) we can obtain a 1.2 volt swing with 6.ma \( I_s(6) \).
The gain becomes:

\[ A = \frac{R_2}{\frac{I_e}{R_m} + R_m} = \frac{200}{\frac{25}{3} + 5} = 14.63 \approx (EQ \ 9.18) \]

This gain is slightly higher than the 12 we assumed in equations 9.14 and 9.17, but we have plenty of margin in both cases.

The current source resistor should be:

\[ R_s = \frac{V_{3_{\text{max}}} - V_{e_{\text{max}}}}{6 \times 10^{-3}} = \frac{4.055V - 0.77V}{6 \times 10^{-3}} = 552.5 \approx \text{(see eq. 9.15)} \quad (EQ\ 9.19) \]

Next we can choose an emitter follower resistor 9, 10, 15, 16 to drive the following limiter stages if we allow 3 ma again we could use

\[ V_{3_{\text{max}}} - V_{e_{\text{max}}} - V_{3_{\text{max}}} = \frac{14.25V - 0.75V - 1.2V}{3 \times 10^{-3}} = 4.30 \approx \text{(see eq. 9.15)} \quad (EQ\ 9.20) \]

The design of the differentiator is next. Going back to Equation 9.2 we would like to place the pole at an order of magnitude above the highest frequency of operation \( F_H \). (We may modify this later when we consider noise degradation. The Rule of Thumb usually makes the phase angle equal to 70° at \( F_H \)).

We would also like the gain at \( F_H \) to be such that the collector signal is linear and centered around -1.2V in order to drive the following amplifier. With a 2.5V peak rectified input signal we would require a gain loss to guarantee a linear swing. We can solve the dilemma by providing clipping at the collectors to reduce the amplitude swing while retaining the slope around the base line. A pair of back-to-back Schotky diodes (IN 5711) will function...
well as they have no storage time constraints. (Figure 9.20C) Linearity in the emitter circuit is maintained by making the impedance and current such that neither transistor is cut off. For our 200Ω collector resistors, two 6.0 ma current sources will give us a -1.2V collector voltage on each. The emitter circuit must have an impedance at 5.0 MHz of greater than

$$Z = \frac{V_{bb} \text{ BP-SE max}}{60 \text{ ma}} = \frac{2.5V}{60 \times 10^{-3}} = 433 \Omega \text{ min}$$

(EQ 9.21)

If $X_c$ is greater than 433Ω then that will satisfy the requirement.

$$C = \frac{2 \pi}{2 \pi f_c X_c} = \frac{(2 \pi)(5 \times 10^{-3})(4.3 \times 10^{-3})}{7.35 \times 10^{-6}} = 7.35 \times 10^{-9} \text{ H}$$

If we chose 62 PF then we should cover the worse case capacitor value since we calculated the minimum current source current at 6. ma.

The gain at 5.0 MHz becomes . if RE = 0

$$A = \frac{2 R_c}{2(\pi + R_m) + R_c} \frac{1}{2 \pi f_c C} = \frac{2(200)}{2(200)\pi} - j \frac{1}{(2 \pi)(5 \times 10^{-3})(4.3 \times 10^{-3})}$$

EQ 9.23

The pole is located at

$$\frac{1}{2 \pi F T C} = 1.37 \times 10^3 \Omega \text{ or } 137 \text{ MHz}$$

EQ 9.24

We could calculate the degradation in phase due to the real transistor parameters using the hybrid II model, but the frequencies are higher than we will be interested in (above 50 MHz).

We can add current balance by using the potentiometer as part of the emitter source resistors. The remaining gain for both limiters needs to be calculated. For a minimum input signal of 5. Vpp Diff we have 1.25V BP-SE out of the rectifier to make this signal be a 1. V square wave with rise
DETECTORS

and fall times equal to the logic families characteristics of 1.1 ns then
at 5.0 MHz 1.1 ns represents

\[(5 \times 1.1 \text{ ns})(1/5 \text{ MHz}) = 1.98^\circ\]

Therefore

\[A = \frac{1.0V}{(1.25V)(\sin 1.98^\circ)} = 23.4\]  \hspace{1cm} (EQ 9.25)

This indicates that the gain already provided with transistors 3 and 4 is not
sufficient. Since we also need to match the propagation delay of both
channels and the gain of the differentiator is only .778, then we need to have
the differentiator channel gain equal to

\[A_{\text{chan}} = \frac{1.0V}{(0.778)(1.25V)(\sin 1.98^\circ)} = 29.76\]  \hspace{1cm} (EQ 9.26)

We need a gain of greater than 29.76 to achieve the same accuracy. Since this
gain cannot be achieved in one stage using a MC10116 line receiver as an
amplifier-limiter then two will be used. This is because \(\sqrt{29.76} < A(10116)_{\text{min}}\)

The final design needs only two series MC 10116 line receivers for each
channel. The output 'and' gate can be a MC 10105 positive 'or-nor' gate.
Notice that this design is based entirely on a percentage of the nominal
signal therefore amplitude plays a dominant role in the detection process.
If signal amplitude is lost then data is lost.

The waveforms should be reviewed and are shown in Figure 9.21. The
output pulse width is not controlled and may be equal to any value between

10.16
DETECTORS

1.1 ns and 50 ns depending on the input signal amplitude. If the differentiated pulse is not centered in the gate then noise can occur at the edges of the gate due to the noise of the differentiated signal. The clipping level may be adjusted to a different percentage of the nominal signal to change the width of the nominal gate. To properly characterize the circuit a plot of pulse centering as a function of amplitude should be made, also as a function of frequency at certain fixed amplitudes.

This completes the design of a detector that can handle signals in the left hand portion, Region 1, of the bit density curve.

There are a large number of circuits that could perform this function depending on the availability of components and integrated circuits. In putting together the circuits for each block, all we need to consider are the various interfaces, their voltage, current and timing requirements.

Now what of the other areas of the bit density curve? We can evaluate them by looking at the waveforms in each area for a string of random data.

In Region 2 the signal is modified due to the pulse interaction at the higher densities. Resolutions can go down to around 70%, meaning that for three transitions in a row, but isolated on either side, the center pulse barely crosses the base line. This is illustrated in Figure 9.22. Similarly, we show the triple pulse waveform for each of the four Regions. If we were to use the detector we have just designed for Region 2 signals, the clipping level would have to be lowered to such an extent that the base line noise would pass thru. Or in other words, the minimum amplitude of the center pulse is less than the noise. In terms of clipping level percentages in Region I we could
Fig 9.22
HEAD RESPONSE TO THUMPS IN VARIOUS REGIONS

Fig 9.23A
+ CLAMPING: FOLLOWED BY A
-AMPLITUDE SENSE, OR ΔV

Fig 9.23B
PEAK REFERENCING AMPLITUDE SENSE CIRCUIT.

INPUT

CLAMP →
DETECTORS

have a clipping level range of from 50 to 15% or 35% where 50% represents
the value where we just lose a pulse and 15% of the level where we just pick
up the noise. In Region 2 this range becomes negative; in other words, the
clipping level value for losing the center pulse is below the value to pick
up noise.

Since we must operate some detectors in these other regions, we will
discuss methods for accomplishing this. The first clue comes from the way
we visually determine the position of a transition pulse. Each pulse has
some leading slope, some zero slope peak, a trailing slope of the opposite
polarity, and some peak-to-peak amplitude difference. In Region I the amplitude
is always in reference to the base line therefore some fixed or moving reference
around the base line will suffice. Here in Region 2, or worse, the base line
becomes a moving target depending on the transition pattern. We can take two
approaches. The first is where each signal peak is clamped to a reference and
the amplitude is measured opening a gate if the signal exceeds some delta.
Clamping is achieved by a diode as shown in Figure 9.23. As the input signal
approaches its positive peak, the capacitive current is shunted to ground thru
the diode then as we pass the peak this current reverses, the diode reverse
biases and the RC time constant is restored. This allows the negative slope
of the signal to be measured by the comparator. This voltage is chosen to
represent some percentage of the signal. As can be seen there will be a time
delay before the gate is opened following the true peak or transition center.
This must be allowed for in the design. Further problems are the forward bias
of the diode and the capacitance on that node. The main problem though is the
non-uniformity of the pulse amplitudes. If the second positive pulse were of
a lessor amplitude than the first then the circuit will not clamp to the second
peak. All of these problems are addresssed in the design that follows.
DETECTORS

The choice of the coupling capacitor is dictated by the stray capacitance of the following network. If \( C \) is very large compared to the stray capacitance then we have control of the signal transfer. Secondly, if the diode drop is small compared to the signal peak-peak amplitude, we retain control. Also, if the diode has very short minority carrier life time, this also helps reduce the switching time between the forward conducting clamp and the peak following long RC time constant. Another problem is the variation in amplitude. This can be solved by taking advantage of the alternating nature of all read signals polarities. If we provide a deliberate positive current during the periods of time immediately following the comparator sensing level, we can ensure that when the waveform again changes to a positive slope there will always be sufficient charge to clamp during the positive sloped portion of the signal. This is illustrated in Figure 9.24 where the point B represents the point where the second half comparator operates and point A the first sensing point. All this clearly shows that two such circuits are necessary to cover both positive and negative (positive on the opposite half of a differential signal).

Consider our 5.0MHz HF signal we used earlier. The diode should be a hot carrier type to eliminate the minority carrier lifetime and thus speed up the reverse recovery of the diode. If the forward drop is 0.4 volts then our signal should be 10 to 20 times this value or 4-8 V_{pp} min. Let us choose 10.V_{pp} diff as an amplitude requirement nominal. If the stray capacitance is around 10 PF then the coupling capacitor should be large or 20 - 100 times that value or lets use 1000.PF. -The value of \( R \) should be such that it is large compared to \( X_C \) at the lowest sinusoidal frequence \( (F_L) \) of interest. If that were 2.5 MHz then let
\[ Z < 60 \Omega \]

\[ V = -1.0V \]

\[ +12V \]

\[ -1.35V \]

\[ -6.8V \]

\[ 1000.1F \]

\[ 681 \]

\[ 4.0V \]

\[ -1.35V \]

\[ -185V \]

\[ 0.47V \]

\[ -3.06V \]

\[ -380 \]

\[ 26.5 \]

\[ 169 \]

\[ +12V \]

\[ -1.35V \]

\[ -2.05V \]

\[ -1.4V \]

\[ +15V \]

\[ = -0.81V \]

\[ = -2.05V \]

\[ = -1.5V \]

\[ = -2.05V \]

\[ \text{FIG 9.24 A} \]

\[ \Delta V \text{ GATE GENERATOR CIRCUIT} \]

\[ \text{FIG 9.24 B} \]

\[ \Delta V \text{ GATE GENERATOR WAVEFORMS SHOWING FREE AND DRIVER CLAMP ACTIONS} \]
FIG 9.24 B

$\Delta V$ GATE GENERATOR

WAVEFORMS SHOWING
FREE AND DRIVEN CLAMP
ACTIONS
DETECTORS

\[ R = \frac{10 \times 10^6}{2\pi \times 10^6} \approx \frac{10}{2\pi \times 2.5 \times 10^6} = 6.266 \times 10^{-2} \text{ m} \]  

(EQ 9.27)

Let us choose \( 681 \Omega \) as a standard value. This forces the driving impedance to be less than \( 60 \Omega \), which we can obtain by an emitter follower.

Because the signal at the comparator input is less than a few volts, it is well within the capability of an ECL line receiver. The basic design is shown in Figure 9.24. If we choose a comparator reference of 15% of the 5.0Vpp-SE signal nominal then the comparator should be set to

\[ V_{\text{REF}} = -2V + V_{\text{dc}} - (0.15 	imes 5.0V) = -1.4V + 0.4V = -0.75V = -1.75V \]  

(EQ 9.28)

In order to try to keep this value close to the 2 diode reference, which we provided in order to keep the comparator signal within the range of the line receiver, we should make them part of the comparator reference. If we used a simple resistive divider as part of the negative supply to the diodes, then we maintain control and the comparator reference becomes relatively insensitive to the diode drop variations. The PNP switch should supply a current to the clamp equal to that expected from the signal.

\[ I = \frac{\sqrt{516 \times 10^6}}{R} = \frac{5.16 \text{ V}}{681} = 7.34 \text{ mA} \]  

(EQ 9.29)

Let us choose 10 ma. The bases of the PNP switch must be driven from a level such that the collectors do not saturate. The standard ECL levels are -0.81 max H \(_1\) and -1.85 min low. Two diode drops will guarantee a voltage more negative than the collectors. The IN4448 diode shows a minimum drop
DETECTORS

of 0.62 Volts at 5.ma; therefore, the two extremes will be (worst case most positive)

\[ V_{BE} = -0.81V - 2(0.62V) = -2.05V \quad \text{PNP off} \]  
\[ V_{BE} = -1.85V - 2(0.62V) = -3.09V \quad \text{PNP on} \]  

(EQ 9.30)  

(EQ 9.31)

Now all we need to do is guarantee a minimum of 5.ma thru the diode. Using a -5.2V ± 5% power supply, the resistor is calculated from

\[ \frac{(V_s - 5\%) - V_{BE}}{5.0 \times 10^{-3}} = \frac{-4.94 + 3.09V}{5 \times 10^{-3}} = 370 \Omega \quad \text{max} \]  

(EQ 9.32)

If we used 300Ω, we have plenty without exceeding the current from the logic.

Now we know the current supplied from the PNP switch was chosen at 10.ma. The emitter resistor can be calculated as a nominal or we can ensure worse case that we have our 7.34 ma -- let us do the latter.

\[ R_s = \frac{V_{max} + V_{min} - V_{BE \ max}}{7.34 \times 10^{-3}} = \frac{(15-0.75) - 3.09V - 0.8V}{7.34 \times 10^{-3}} \]  
\[ = 2.253 \, \text{k}\Omega \quad \text{choose 2.15k} \, \text{1%} \]

We can now calculate the current required to maintain the two diode -1.4V reference as the PNP switch current subtracts. Using a -5.2V supply and a 10.ma residual current for the diodes we get

\[ 10.\, \text{ma} + \frac{V_{max} + V_{min} - V_{BE \ min}}{R_s \ min} = \frac{15.75V + 3.85V - 0.65V}{2.128\, \text{k}\Omega} \]  
\[ = 18.9 \, \text{ma} \]  

(EQ 9.34)

Therefore the resistor total required from -5.2V is

\[ \frac{V_{min} - 2(V_{BE \ max})}{18.9 \, \text{ma}} = \frac{4.94V - 2(0.62V)}{1.89 \times 10^{-2}} = 195.7 \Omega \]  

(EQ 9.35)
DETECTORS

of 0.62 Volts at 5.ma; therefore, the two extremes will be (worst case most positive) -

\[ V_{bh} = -0.31V + 2(0.62V) = +0.3V \] PNP off \hspace{1cm} (EQ 9.30)

\[ V_{be} = -1.45V + 2(0.62V) = +0.1V \] PNP on \hspace{1cm} (EQ 9.31)

\[ V_{be_{max}} = -1.45 + 2(0.62V) = +0.5V \] MAX

Now all we need to do is guarantee a minimum of 5.ma thru the diode. Using a -5.0V ± 5% power supply, the resistor is calculated from

\[ \left( \frac{V_s - 5\%}{5.0\times10^{-3}} \right) = \frac{1.072K_{max}}{5.0\times10^{-3}} = 1.072 \text{K max} \]

\[ \text{Use} \ 1.0 \text{K} \] \hspace{1cm} (EQ 9.32)

If we used 300Ω, we have plenty without exceeding the current from the logic.

Also the pull down current is \( \frac{-4.94 + 1.05V}{-1050} = 10.1 \text{ma} \)

Now we know the current supplied from the PNP switch was chosen at 10.1ma.

The emitter resistor can be calculated as a nominal or we can ensure worse case that we have our 7.34 ma -- let us do the latter.

\[ R_s = \frac{V_{s_{max}} + V_b_{min} - V_{be}}{7.34 \times 10^{-3}} = \frac{15 - 0.75 + 0.8V}{7.34 \times 10^{-3}} \] \hspace{1cm} (EQ 9.33)

\[ = 1.91 \times 10^3 \Omega = 1\text{K} \] \hspace{1cm} (choice 1K)

We can now calculate the current required to maintain the two diode -1.4V reference as the PNP switch current subtracts. Using a -5.2V supply and a 10.1ma residual current for the diodes we get

\[ 10.1ma + \frac{V_{s_{max}} + V_b_{min} - V_{be}}{1.782K} = \frac{15.75V + 3.0V - 0.65V + 10.1ma}{1.782K} \] \hspace{1cm} (EQ 9.34)

\[ = 10 + 8.5ma = 18.5ma \]

Therefore the resistor total required from -5.2V is

\[ V_{be_{min}} = 2(V_{be_{max}}) = -4.94V - 2(0.62V) \] \hspace{1cm} (EQ 9.35)

\[ = 18.5ma \]
DETECTORS

To get our reference for the comparators we need to find

$$-1.75V_{cc} + 2(0.62V) = \frac{0.51}{1.89 \times 10^{-8}} = 26.93 \text{~ (choose 26.5~)}$$  \((\text{EQ 9.36})\)

This leaves

$$195.7 - 26.5 \Omega = 169.2 \text{ remaining (choose 169 \Omega 1\%)}$$

Now we have a squarewave resulting from the amplitude sensing of the negative slope following a peak. We need to 'and' this with a delayed pulse representing the absolute peak. But now we need a pulse representing each peak separated as to polarity one for each side. Note also that the Gate is now the total width of the transition spacing instead of just a pulse which goes away after the amplitude is lost. We need a circuit that accepts the first pulse and ignores any following until the change in polarity is sensed.

We will now design the rest of the detector to go with the Gate Generator we just designed. The differentiator is similar to the one we designed for the Region 1 detector only we will drive the two bases differentially instead of from a rectified signal. This way we retain polarity sensing. If we choose the base bias of -5 volts then the entire design can be repeated except for a stage that follows the limiting amplifiers. Notice our preoccupation with ECL compatibility. The differentiator outputs an edge for each zero crossing with undetermined edges in between due to the signal returning to the noisy base line of our example in Figure 9.22. This edge is unipolar for each peak of the same polarity thus we can separate the pulses. A circuit for generating these pulses is called a split Bidirectional Single Shot. Although
DETECTORS

not a true Single Shot the input timing makes it behave that way. It takes advantage of a single capacitor in the emitter feedback path just as in our linear differentiator only here the transistors are either conducting or cut off which makes it an overdriven differentiator. It functions by forcing the emitter current source to flow onto the capacitor until its charge changes such that the transistor bias changes to a forward bias. Figure 9.26 shows the waveforms. The collector 7 current changes from the source value to zero on cut off while the capacitor is changing its charge. When the emitter 7 voltage falls to the value necessary to turn the transistor 7 back on increasing the collector 7 current back to the source value. When the opposite edge occurs the current which normally flowed thru the transistor 8 now flows thru transistor 7 as well as its own source current, thus doubling the collector 7 current until transistor 8's bias allows it to turn back on. Because of the double collector current, a pair of clamp transistors 9 and 10 are added in order to keep the collector 7, 8 out of saturation.

The design follows the ideas presented in the waveforms. Let us choose a current source of 10.0 mA in order to maintain circuit speed.

\[ R_{s,\text{max}} = \frac{V_{\text{max}} - V_{\text{max}} - V_{\text{max}}}{10.0 \text{mA}} = \frac{4.94V - 0.98V - 0.85V}{10^{-2}} \]  
\[ = 3.11 \text{Ohms} \]  
(choose 3.01 \text{Ohms})

If we want a minimum pulse width of 50 ns, then the capacitor should be larger than

\[ C = \frac{(I_{\text{max}})(T_{\text{min}})}{\Delta V_{b_{\text{min}}}} = \frac{13.67 \times 10^{-3}}{1.65V - 0.98V} = 1.02 \times 10^{-9} \text{F} \]  
\[ = 1.02 \times 10^{-9} \text{F} \]  
(EQ 9.38)

\[ I_{\text{max}} = \frac{V_{\text{max}} - V_{\text{max}} - V_{\text{max}}}{R_{s,\text{min}}} = \frac{5.46 - 0.85 - 0.70}{(301 \times 0.95)} \]  
\[ = 13.67 \text{mA} \]
DETECTORS

not a true Single Shot the input timing makes it behave that way. It takes advantage of a single capacitor in the emitter feedback path just as in our linear differentiator only here the transistors are either conducting or cut off which makes it an overdriven differentiator. It functions by forcing the emitter current source to flow onto the capacitor until its charge changes such that the transistor bias changes to a forward bias. Figure 9.26 shows the waveforms. The collector 7 current changes from the source value to zero on cut off while the capacitor is changing its charge. When the emitter 7 voltage falls to the value necessary to turn the transistor 7 back on increasing the collector 7 current back to the source value. When the opposite edge occurs the current which normally flowed thru the transistor 8 now flows thru transistor 7 as well as its own source current, thus doubling the collector 7 current until transistor 8's bias allows it to turn back on. Because of the double collector current, a pair of clamp transistors 9 and 10 are added in order to keep the collector 7, 8 out of saturation.

The design follows the ideas presented in the waveforms. Let us choose a current source of 10.0 ma in order to maintain circuit speed.

\[
R_{s_{\text{max}}} = \frac{V_{\text{min}} - V_{\text{base min}} - V_{\text{base max}}}{10.0 \text{ ma}} = \frac{4.94 V - 0.98 V - 0.35 V}{10^{-2}} (\text{EQ 9.37})
\]

\[
= 311 (\text{choose 301 ma})
\]

If we want a minimum pulse width of 50 ns, then the capacitor should be larger than

\[
C = \frac{(I_{\text{min}})(T_{\text{min}})}{(\Delta V_{\text{base min}})} = \frac{(1 \times 10^{-3})(5 \times 10^{-9} \text{ sec})}{1.9 V - 0.98 V} = 7.44 \times 10^{-11} \text{ F} (\text{EQ 9.38})
\]
DETECTORS

We should choose 75 to 82 pf since the pulse time is slightly altered by the transistor current as the off transistor starts to conduct. The collector load resistor is chosen to give greater than an ECL logic level change max of 1.85-0.81 volts or 1.04V; let us choose 1.2 Volts at 10 ma. The two resistors associated with the clamp are set to develop 0.6V across the emitter-base resistor and 0.6 volts across the base-collector resistor at 10 ma; therefore, they should be 60Ω each (choose 60.4Ω).

The remainder of the circuit is built using ECL blocks. The circuit for ignoring subsequent same polarity pulses is simply a RS latch followed by a Bidirectional Single Shot. The only difference to the design from the Split Bidirectional Single Shot we just designed is when we tie the two emitter followers together thus performing the positive dot or function. We will use 300Ω resistors for the emitter return resistors as we calculated before. The delay line should be inserted in the limited differentiated signal path preferably between the two amplifiers in order to preserve as much symmetry as possible. A differential delay line is preferable.

Now that was a lot of circuitry but we had to perform the functions required. To summarize, we needed a Gate Generator capable of operating on peak-to-peak differences instead of a base line related reference. The circuit chosen introduced an amplitude dependent delay and a bidirectional gate equal to the timing between transitions plus or minus some error. This forced the pulses resulting from the limited differentiated signal to require a delay and to have separated positive and negative peak sensed pulses. We solved both these problems with a differential delay line which maintained most of the symmetry. (If a single ended delay line is used then the symmetry can be recovered by careful adjustment of the bias of the following differential amplifier. Note
null
FIG 9.26

OPERATIONAL WAVEFORMS FOR THE SPLIT BI-DIRECTIONAL SINGLE SHOT OF FIG 9.25

FIG 9.27

SHOULDER CAUSED DROOP, NOISE CAUSES DROOP TO CROSS BASE LINE
Fig 9.26
Operational waveforms for the split bidirectional single shot of Fig 9.25

Fig 9.27
Shoulder caused droop, noise causes droop to cross base line
DETECTORS

the signal, and it does, the slope of the shoulder is changed either to zero or oppositely such that a zero crossing is obtained which results in an erroneous output pulse. It is this shoulder caused droop (Figure 9.27) that forces code related bandwidth limited Region 2 signals to still require a Gate Generator. Such is the case with the industry wide MFM code when used in this region. If we use a lead network instead of a differentiator then the droop is reduced and the output can be limited to create a polarity related gate. We still require the differentiator because we need the precise time of the true peak. A lead network would distort the pulse timing. The circuit is shown in Figure 9.28.

The shoulder can be shown to contain considerable 3rd Harmonic. The lead network need only attenuate the third harmonic to achieve the desired result. Let us design for a $F_L$ of 2.5 MHz. We want to reduce the differentiated 3rd harmonic by 6 dB more than the $F_L$ signal. This, of course, depends on the amount of shouldering we have on the lowest density signal. The pole associated with the network can be established from

\[ Re - jX_c = 200 \Omega \]  
\[ Re - j \frac{X_c}{3} = \frac{2}{3} 200 \Omega \]  

The 3rd harmonic gain of the differentiator is 3 times the gain at the fundamental; therefore, we want half of that to get our 6 dB loss at the 3rd harmonic.
**FIG 9.23**

LEAD NETWORK GATE GENERATOR FOR REGION 2

**FIG 9.29**

REGION 3 DETECTOR (SIMPLEST OF ALL)
DETECTORS

\[ \Theta = \arctan \frac{X_0}{R_e} \]
\[ \lambda = \arcsin \frac{X_0}{3 \cdot R_e} \]  
\hspace{1cm} (EQ 9.41, 2)

\[ X_c = 200 \sin \Theta = 200 \sin \left( \arctan \frac{X_0}{R_e} \right) \]
\hspace{1cm} (EQ 9.43)

\[ R_e = \frac{X_c}{\tan \Theta} = \frac{200 \sin \left( \arctan \frac{X_0}{R_e} \right)}{\tan \Theta} \]  
\hspace{1cm} (EQ 9.44)

\[ R_e = \frac{X_c}{\tan \alpha} = \frac{133.33 \sin \left( \arctan \frac{X_0}{3 \cdot R_e} \right)}{\tan \alpha} \]  
\hspace{1cm} (EQ 9.45)

\[ 1 = \frac{200 \sin \left( \arctan \frac{X_0}{R_e} \right)}{X_c} = \frac{3 \left( 133.33 \sin \left( \arctan \frac{X_0}{3 \cdot R_e} \right) \right)}{X_c} \]  
\hspace{1cm} (EQ 9.46)

\[ 200 \sin \left( \arctan \frac{X_0}{R_e} \right) = 400 \sin \left( \arctan \frac{X_0}{3 \cdot R_e} \right) \]  
\hspace{1cm} (EQ 9.47)

\[ \sin \left( \arctan \frac{X_0}{R_e} \right) = 2 \sin \left( \arctan \frac{X_0}{3 \cdot R_e} \right) \]  
\hspace{1cm} (EQ 9.48)

\[ \sin \left( \arctan \frac{A}{3} \right) = 2 \sin \left( \arctan \frac{A}{9} \right) \]  
\hspace{1cm} (EQ 9.49)

\[ \sin \left( \arctan \frac{A}{3} \right) = 2 \sin \left( \arctan \frac{A}{9} \right) \]  
\hspace{1cm} (EQ 9.50)

substituting the identity of \( \arctan A = \sin^{-1} \sqrt{\frac{A}{1 + A^2}} \)  
\hspace{1cm} (EQ 9.51)

we can get \( \sin \left( \sin^{-1} \sqrt{\frac{A}{1 + A^2}} \right) = 2 \left( \sin \left( \sin^{-1} \sqrt{\frac{A}{9}} \right) \right) \)  
\hspace{1cm} (EQ 9.52)

\[ \frac{A}{\sqrt{1 + A^2}} = \frac{2}{3} \cdot \frac{A}{\sqrt{1 + A^2}} \]  
\hspace{1cm} (EQ 9.53)

10.27
DETECTORS

\[
A = \sqrt{\frac{5}{3}} = 1.2909944 \quad \text{(EQ 9.54)}
\]

\[
\tan^{-1} A = 52.238756^\circ = \theta \quad \text{(EQ 9.55)}
\]

\[
\tan^{-1} \left( \frac{A}{3} \right) = 23.283731^\circ = \alpha \quad \text{(EQ 9.56)}
\]

\[
X_c = 200 \sin 52.238756^\circ = 158.11 \Omega \quad \text{(EQ 9.57)}
\]

\[
R_E = \frac{158.11}{\tan 52.238756} = 122.47 \Omega \quad \text{(EQ 9.58)}
\]

for proof we will verify that \( \frac{X_c}{3} \) produces 133.33 at 23.383°

\[
\frac{X_c}{3} = \frac{158.11}{3 \sin 23.283731} = 133.33 \Omega \quad \text{QED} \quad \text{(EQ 9.59)}
\]

Our capacitor is

\[
C = \frac{1}{(2\pi)(2.5 \times 10^{-6} \mu F)(158.11 \Omega)} = 4.02 \times 10^{-8} \mu F \quad \text{(EQ 6.60)}
\]

Choose 390 PF.

The resistor becomes, using our 6.0 ma current source,

\[
R = 122.11 \Omega - 2 \left( \frac{V}{6} + 5 \right) = 103.4 \Omega \quad \text{(choose 100 \Omega)}
\]

All other circuit values are as we calculated them before.

The limiting gain required for a 5.0 V_{PP} diff input signal is from EQ 9.25

\[
A_{\text{min}} = \frac{1.0 V}{(1.25V_{BP \ SE})(\sin 1.98^\circ)} = 23.4 \text{ as before}
\]

10.28
DETECTORS

23.4
Therefore we need $\frac{23.4}{1.7} = 11.7$ in the following stages.

The MC 10116 has a minimum gain of around 8; therefore, we need two series stages as before. This circuit is less noisy due to the clamping operation of the first circuit for Region 2 but, as stated before, can only be used with signals that do not return to the base line between transitions but have a reasonably small shoulder. A good alternative would be to add a separate low pass filter prior to the gate lead amplifier which can roll off the 3rd harmonic content thus produce a less noisy gate. See Fig. 9.28 A for the block diagram.

The circuits of Region 3 are are far simpler, in fact, they are the cheapest of all. The drawback is, of course, the much poorer resolution and the attendant bit shift. We did discuss ways of reducing the bit shift by using Write Precompensation, but in this region that method has diminishing returns due to amplitude loss. We will discuss other methods of compensating, but they are restricted to certain codes.

The block diagram is simply a differentiator followed by a series of limiters and a Bidirectional Single Shot. No gating and no need to line up pulses in the gate. See Figure 9.29.

Again we will consider our 5.0 MHz, 10 $V_{ppmax}$ linear input signal only we will drop down to 1.0 $V_{pp}$ for the minimum. This is consistent with practice in this region. The differentiator is the same as before -- we do not need to change a thing (except remove the delay line from the Region 2 version). All design criteria is the same since we want to use ECL logic. The only thing we need to do is to refigure the total minimum gain required.

\[
\text{(EQ 9.61)}
\]
**FIG 9.30 A**

*Region 2 (Right portion only) Data Detector*

**FIG 9.30 B**

**FIG 9.28 A**
DETECTORS

Knowing the gain of the differentiator is \( \frac{.778}{\theta} \) from Eq 9.23, we require

\[
\frac{115.77}{.778} = 148.8 \text{ in the limiters} \quad \text{(Eq 9.62)}
\]

This is too much for two limiters with a gain of 8 each therefore we need 3. The spare gain then \( \frac{512}{148.8} = 3.4 \) more than we need, but it does not hurt at all since the signal is limited. The remainder of the circuitry can be identical to those already designed such as the bidirectional single shot. For more working in the T\(^2\)L family the 8T20 provides the limiting and bidirectional single shot functions.

In Region 4 the detector is the same as in Region 3 only the bit shift or peak shift is so bad that other methods must be used to determine the presence or absence of a peak in a particular time slot or bit cell. This will be discussed when we talk about clocking circuits. An alternative of course is to use pulse summing filters and design either for Region 2 or 3 depending on how much noise degradation can be tolerated.

There is no reason to assume that the preceding circuits could not be designed to interface with T\(^2\)L logic or any other logic family and most were prior to 1965.

Another type of detector is used in Region 2, particularly the right hand side of Region 2. As can be seen the shouldering which is due to 3rd harmonic content is worse to the left and better to the right which is opposite for bit shift. We can take advantage of the lesser shouldering by introducing a circuit that is tolerant of some shouldering. Refer back to Figure 9.27.

As can be seen, the worry is when the noise content carries the differentiated signal back across the base line thus generating a false bit. In the circuit of Figure 9.30a a delay line has been added in series with a Bidirectional Single Shot and applied to the clock of a 'D' flip flop. This then provides a clock for each zero crossing regardless of its legitimacy. The operation can be deduced with the aid of Figure 9.30b.
DETECTORS

Knowing the gain of the differentiator is .778/89.9° from EQ 9.23, we require

\[
\frac{115.77}{.778} = 148.8 \text{ in the limiters}
\]

(EQ 9.62)

This is too much for two limiters with a gain of 8 each therefore we need 3. The spare gain then \(\frac{512}{148.8} = 3.4\) more than we need, but it does not hurt at all since the signal is limited.

In Region 4 the detector is the same as in Region 3 only the bit shift or peak shift is so bad that other methods must be used to determine the presence or absence of a peak in a particular time slot or bit cell. This will be discussed when we talk about clocking circuits.

There is no reason to assume that the preceding circuits could not be designed to interface with \(T^2L\) logic or any other logic family and most were prior to 1965.

Another type of detector is used in Region 2, particularly the right hand side of Region 2. As can be seen the shouldering which is due to 3rd harmonic content is worse to the left and better to the right which is opposite for bit shift. We can take advantage of the lesser shouldering by introducing a circuit that is tolerant of some shouldering. Refer back to Figure 9.27. As can be seen, the worry is when the noise content carries the differentiated signal back across the base line thus generating a false bit. In the circuit of Figure 9.30A a delay line has been added in series with a Bidirectional Single Shot and applied to the clock of a 'D' flip flop. This then provides a clock for each zero crossing regardless of its legitimacy. The operation can be deduced with the aid of Figure 9.30B.
DETECTORS

As can be seen if the delay is established to be greater than the noisy droop area A and less than area B or the certainty area then the 'D' flip flop will reproduce the limited signal, delayed, without the noisy area for a noise generated clock will just clock in the same polarity.

\[ A < \text{Delay} < B \]  \hspace{1cm} (EQ 9.63)

The engineer must be able to guarantee the above equation for all head-disk variations over the proposed production. The remainder of the circuit follows as before, with the use of a Bidirectional Single Shot to generate RZ data.

There is another form of differentiator that can be designed that provides a poorer response to the third harmonic than the more traditional differentiator. Usually high frequency roll off is provided at the expense of true differentiation by placing the unavoidable pole such that the phase angle at the highest frequency is 70°. For example, in a system where \( F_H = 2 F_L \), we choose \( X_c \) of the differentiator as 100\( \Omega \) at \( F_H \) therefore

\[ Z_{\text{emitter}} F_H = \frac{100}{\sin 70°} = 106.4 \, \Omega \] \hspace{1cm} (EQ 9.64)

\[ R_{\text{emitter}} = \frac{100}{\tan 70°} = 36.39 \, \Omega \] \hspace{1cm} (EQ 9.65)

\[ Z_{\text{emitter}} F_L = \frac{200}{\sin \left( \tan^{-1} \frac{200}{36.39} \right)} = 203.28 \] \hspace{1cm} (EQ 9.66)

\[ Z_{\text{emitter}} 3F_L = \frac{200}{3} \left( \frac{1}{\sin \left( \tan^{-1} \frac{200}{36.39} \right)} \right) = 75.95 \, \Omega \] \hspace{1cm} (EQ 9.67)

10.31
DETECTORS

for a gain $\frac{3F_1}{2F_1}$ of $\frac{203.18}{75.95} = 2.676$  \hspace{1cm} (EQ 9.68)

Then we can see the worsened effect of the shoulder. The new differentiator produces a fixed phase angle of $+90^\circ$ with a sine function in magnitude that can be judiciously placed to our advantage.

This circuit was invented by a student named TSAI HWA CHEN* in response to an engineer's complaint of the foregoing effects. Mr. Sardella provides the following derivation from figure 9.31:

$$\sin \theta = \frac{e^{j\theta} - e^{-j\theta}}{2j}$$  \hspace{1cm} (EQ 9.69)

$$T = e^{-sc} \Rightarrow e^{-j\omega T}$$  \hspace{1cm} (EQ 9.70)

$$V_o = V_\omega (1 - e^{-j\omega T})$$  \hspace{1cm} (EQ 9.71)

$$\frac{V_o}{V_\omega} = 1 - e^{-j\omega T} = 1 - e^{-j\omega \frac{T}{2}} \cdot e^{-j\omega \frac{T}{2}}$$  \hspace{1cm} (inverse)

$$\frac{e^{+j\omega \frac{T}{2}} - e^{-j\omega \frac{T}{2}}}{e^{+j\omega \frac{T}{2}} - e^{-j\omega \frac{T}{2}}} = \frac{2j}{2j} \left( \frac{e^{+j\omega \frac{T}{2}}}{e^{+j\omega \frac{T}{2}}} - \frac{e^{-j\omega \frac{T}{2}}}{e^{-j\omega \frac{T}{2}}} \right)$$  \hspace{1cm} (EQ 9.72)

$$= 2j \left( \frac{e^{+j\omega \frac{T}{2}}}{2j} - \frac{e^{-j\omega \frac{T}{2}}}{2j} \right) (e^{-j\omega \frac{T}{2}}) = 2j (\sin \frac{\omega T}{2}) (e^{-j\omega \frac{T}{2}})$$

**FIG 9.31**

Delay Line Differentiator

**FIG 9.32 A**

Magnitude and Phase Plot of the Delay Line Differentiator with Delay Removed

**FIG 9.32 B**

Schematic of a Balanced Delay Line Differentiator
DETECTORS

which is a gain with a sinusoidal response at a phase angle of 90° and delayed by $\frac{T}{2}$.

If for a Region 2 system where $F_H = 2F_L$ we can choose to place $F_H$ at $\frac{\pi}{2}$ then (Eq 9.32 A)

$$\frac{\omega_H T}{2} = \frac{\pi}{2}$$

(EQ 9.73)

Where $\omega_H = 2\pi F_H$ then we can calculate the delay required.

$$\frac{2\pi F_H T}{2} = \frac{\pi}{2} \quad \Rightarrow \quad T = \frac{1}{2F_H}$$

(EQ 9.74)

This says that at $3F_L$ and at $F_L$ the magnitude response is 0.707 or

$$\frac{2\pi F_L T}{2} = \frac{\pi}{4} \quad \text{and} \quad \frac{2\pi 3F_L}{2} = \frac{3\pi}{4}$$

(EQ 9.75)

Using this circuit the gain at $3F_L$ becomes the same as at $F_L$ for a

$$\frac{1}{2.676} \text{ improvement over the older method.}$$

Because the accuracy of the peak itself in the presence of the 3rd harmonic is enhanced the limiter stage gain needs to be raised by 2.676 or more when using this differentiator due to the reduction in the 3rd harmonic content. A second filter is required in order to suppress the higher lobes of the magnitude response. This filter precedes the differentiator.

The differentiator circuit is shown in Figure 9.31 E.

The delay line is placed across the collectors thus producing the function of subtraction differentially. The collector resistor load
DETECTORS

is fixed at Zo of the delay line thus absorbing reflected energy either way.

This concludes the chapter on detectors.
DETECTORS

is fixed at \( Z_0 \) of the delay line thus absorbing reflect way.

This concludes the chapter on detectors.

One of the biggest problem in designing detectors which the compromise between the OD and ID of the clear path is to use the blocking diode when the true channel fill is optimized by a low pass or pulse shaping filter or transmis of tolerate very noisy base line.

corrected for group delay without compromising the gate channel.

The gate channel can be optimized for rejection particularly on the base line for the this approach does not work in Region I but II equation with some data code that for maximum transition spacing which approach Region some wavelength but not other. This is why the block diagram for Region II operation that is the Region due to track reduce variations and less interactions. Each filter is optimized to do so compromising the other thus providing the best of
10. LINEAR AMPLIFIER

The linear amplifiers are used to provide the linear gain between the preamplifier and the detector. They include stages of gain, selection, filtering, phase correction, AGC gain control, and signal shaping. This chapter will deal with all these circuit functions.

Reviewing the block diagram, Figure 5.1, we can see the placement of these amplifiers. Figure 10.1 shows a typical functional block diagram.

We can now discuss the type of amplifier required based on what we know about the detector requirements. All detectors that include a fixed amplitude reference as a criteria for opening a gate require Automatic Gain Control (AGC) such that the input to the Detectors remains within some bounds. Those that do not have a fixed reference for the gate and those with no gate do not require AGC. There are some circuits that use an amplitude determined reference for the clipping level instead of a fixed value such as we used in Figure 9.19. This could just as easily be derived from the input amplitude by adding a filter to the diode isolated Full Wave Rectified signal such as is shown in Figure 10.2.

The dynamic range of the Detector input would be wider due to the variations in head signal and amplifier tolerances. The AGC restricts the dynamic range of the detector input to a more reasonable value which reduces the amplifier power dissipation associated with very large signal swings.

Detectors in Region 3 do not require AGC. They do, however, require a very large gain but most of this can be in limiting stages as previously discussed. The Bandwidth of the Linear amplifiers requires careful control in order to properly pass the head signal while eliminating extraneous noise. They are also called upon to correct for non linear phase delays and to provide some
FIG 10.1  BASIC LINEAR AMPLIFIER BLOCK DIAGRAM
INCLUDING A.G.C.

FIG 10.2  SIGNAL AMPLITUDE CONTROL OF
THE CLIPPING LEVEL. (SEE FIG 9.19
FOR THE REST OF THE CIRCUIT)

FIG 10.3A  
TRANSIENT RECOVERY OF COUPLING CIRCUITS

FIG 10.3B  

LINEAR AMPLIFIER

spectral shaping in some cases. The code used determines the width of the Bandwidth while the data transfer rate or transition rate determine the upper fundamental frequency of interest. Most codes have a DC content thus any AC coupling after the differentiator is detrimental to the bit timing. This occurs as the base line moves to make the area above and below the base line equal. When this happens the zero crossings are lost resulting in time shifted crossings. You will notice that all the designs of the differentiator that we discussed in Chapter 9 are DC coupled with balancing circuits, to eliminate offsets, following actual differentiation.

AC COUPLING

The linear amplifier, however, can be AC coupled as long as the low frequency cut off is below the frequency at which there is significant energy. This raises a problem as the $\tau$ of such coupling circuits is large making recovery from a DC transient or shift very long. We have this problem any time we change heads or when switching from a Write to a Read. If $\tau$ were 10 $\mu$s then for the base line to be fully recovered we require 50 $\mu$s or 5$\tau$. We can take advantage of the common mode rejection of a differential amplifier for common mode shifts in DC level, but unfortunately almost all transient shifts are non symmetrical therefore differential. We must reduce this recovery time substantially as it forces an increase in the formatting time lost between records. There are two circuits that can be used that reduce $\tau$ for the duration of a switching transient yet allows the full $\tau$ for data handling. These are shown in Figure 10.3A and B.
LINEAR AMPLIFIER

In Figure 10.3A a chopper transistor is used in the inverted connection to short the coupling resistor for the duration of the transient. The charge on the coupling capacitor then can quickly reach the level required. After just a few microseconds the base drive is removed restoring the \( \tau \) of the coupling circuit. The emitter follower pull down current must be great enough to charge the capacitor to the most negative transient value within the allotted time. Care must also be given to the emitter current - base current curves of the chopper transistor as there is still an offset, but this should now be common mode therefore the recovery from the chopper offset appears much shorter and less noticeable.

The second circuit shown in Figure 10.3B uses a Fet as a voltage controlled resistor. There are two considerations associated with its use. First the drain voltage of the transient may force the Fet into the current source mode which is past the knee of the \( V_D - I_D \) curves which increases the recovery time; and second, the capacitive coupling of the gate switching transient to the drain can leave an undesirable transient, but this is also common mode or nearly so.

The \( \tau \) of the coupling circuit must be at least ten times that for the lowest fundamental frequency. This must include the effect of all the series coupling capacitors, base and emitter, up to the bases of the differentiator. For example, if we had 5 such coupling circuits each with a \( \tau \) of 10. usec then a single one would have a -3db frequency \( f \) of 15.91 KHz, but 5 in series would be down 15 db at 15.91 KHz. The real -3db frequency would be

\[
(f_{3db \ down})_{5 \ times} = \left[ \sin^{-1} \left( \frac{1}{2 \pi \cdot 10^5} \right) \right] \cdot \left[ \sin^{-1} \left( \frac{1}{2 \pi \cdot 10^5} \right) \right] = 41.22 \text{ kHz} \quad (\text{EQ 10.1})
\]

The upper 3db roll off is controlled by the upper transition rate.
LINEAR AMPLIFIER

In Figure 10.3A a chopper transistor is used in the inverted connection to short the coupling resistor for the duration of the transient. The charge on the coupling capacitor then can quickly reach the level required. After just a few microseconds the base drive is removed restoring the of the coupling circuit. The emitter follower pull down current must be great enough to charge the capacitor to the most negative transient value within the allotted time. Care must also be given to the emitter current - base current curves of the chopper transistor as there is still an offset, but this should now be common mode therefore the recovery from the chopper offset appears much shorter and less noticeable.

The second circuit shown in Figure 10.3B uses a Fet as a voltage controlled resistor. There are two considerations associated with its use. First the drain voltage of the transient may force the Fet into the current source mode which is past the knee of the VD - ID curves which increases the recovery time; and second, the capacitive coupling of the gate switching transient to the drain can leave an undesirable transient, but this is also common mode or nearly so.

The T of the coupling circuit must be at least ten times that for the lowest fundamental frequency. This must include the effect of all the series coupling capacitors, base and emitter, up to the bases of the differentiator. For example, if we had 5 such coupling circuits each with a T of 10 usec then a single one would have a -3db frequency F of 15.91 KHz, but 5 in series would be down 15 db at 15.91 KHz. The real -3db frequency would be F' = 5

\[
F_\text{db req} = \tan \left( \sin^{-1} \left( \frac{2.501}{20 \pi N} \right) \right) = \tan \left( \sin^{-1} \left( \frac{1}{\log \left( \frac{2.501}{20 \pi} \right) } \right) \right) = 41.22 \text{ KHz} \quad (\text{EQ 10.1})
\]

The upper 3db roll off is controlled by the upper transition rate.

\[
F_{\text{upper roll off}} = \frac{F_{\text{db req}}}{\tan \left( \sin^{-1} \left( \frac{1}{\log \left( \frac{2.501}{20 \pi} \right) } \right) \right)}
\]

Eq 10.1A
LINEAR AMPLIFIERS

UPPER FREQUENCY ROLL OFF (Continued)

Generally, the -3db point occurs near 1.5 times half the transition rate. This is necessary as we need to include the harmonics associated with the shoulders. The degree of roll off should be a function of the noise spectrum and usually is between 18-24 db per octave. A primary consideration is the effect on phase linearity which we will discuss shortly. The type of filter depends on the amount of roll off required, the amount of phase correction required and the degree of signal shaping required. Most amplifiers use either the Butterworth type filter because of its maximally flat magnitude response, or the Butterworth Thompson filter which is a compromise between a maximally flat time delay response. The Bessel filter is also used because of its maximally flat time delay characteristics, however, it has poor roll off characteristics. A newer approach is to use cosine filters to shape the signal before detection in order to improve the PW50. Generally filters are concerned with reducing noise while retaining the signal except as last discussed. The amplifier must not contribute to the roll off significantly as this type of roll off is uncontrolled due to stray capacitances, transistor junction capacitances, and Miller capacitance. For this reason, we follow the general rule of 10 times the required filter bandwidth for the complete amplifier. This means that each stage should have a bandwidth greater than the upper 3db point where N is the number of stages in series.

\[ F_{\text{single}} = F_{\text{3db req}} \left[ \text{tan} \left( \frac{\pi}{2N} \left( \log_{10} \left( \frac{F_{\text{3db req}}}{20N} \right) \right) \right) \right] \]

GAINS

\[ F_{\text{3db req}} = \sqrt{ \left( \log_{10} \left( \frac{F_{\text{3db}}}{20N} \right) \right)^2 - 1 } \]

The amount of gain required in the linear portion can be calculated from the minimum head signal expected out of the Pre Amplifier and the minimum
LINEAR AMPLIFIERS

UPPER FREQUENCY ROLL OFF (Continued)

Generally, the -3db point occurs near 1.5 times half the transition rate. This is necessary as we need to include the harmonics associated with the shoulders. The degree of roll off should be a function of the noise spectrum and usually is between 18-24 db per octave. A primary consideration is the effect on phase linearity which we will discuss shortly. The type of filter depends on the amount of roll off required, the amount of phase correction required and the degree of signal shaping required. Most amplifiers use either the Butterworth type filter because of its maximally flat magnitude response, or the Butterworth Thompson filter which is a compromise between a maximally flat time delay response. The Bessel filter is also used because of its maximally flat time delay characteristics, however, it has poor roll off characteristics. A newer approach is to use cosine filters to shape the signal before detection in order to improve the PW50. Generally filters are concerned with reducing noise while retaining the signal except as last discussed. The amplifier must not contribute to the roll off significantly as this type of roll off is uncontrolled due to stray capacitances, transistor junction capacitances, and Miller capacitance. For this reason, we follow the general rule of 10 times the required filter bandwidth for the complete amplifier. This means that each stage should have a bandwidth greater than $10\sqrt{N}$ times the upper 3db point where N is the number of stages in series.

GAINS

The amount of gain required in the linear portion can be calculated from the minimum head signal expected out of the Pre Amplifier and the minimum
LINEAR AMPLIFIERS

GAINS

signal required at the input to the Detector.

\[ A_{\text{min}} = \frac{V_{\text{in min pp diff detector}}}{(V_{\text{head min pp diff}})(A_{\text{min pre amp}})} \]  

We must then determine the maximum signal that will appear at the Detector input resulting from a maximum head signal times the maximum Pre Amplifier gain times the maximum Linear Amplifier gain.

\[ \sqrt{V_{\text{max pp diff}}} = (V_{\text{head max pp diff}})(A_{\text{max pre amp}})(A_{\text{LIA max}}) \]  

If we compare the results of EQ 10.3 to the restrictions to the upper input voltage to the Detector, we will see if we need AGC or not, or if we need to increase the linear range of the Detector input. For Region 1 and 2 circuits it is preferential to use AGC which allows us to reduce the power dissipation of the last linear stages. It is also preferred that the signal level at the Detector inputs be established at at least -6db below the tolerable distortion limit of the Detector's first input stage. This allows a ±6 db margin to handle sudden amplitude changes without detrimental distortion. For Region 1 and Region 2, fixed reference Detectors AGC is required unless the delta signal amplitude worse case is less than the Detector limits. Such is highly unlikely.

As we discussed before it is also preferable to break the gain requirements up into several stages of low gain rather than one or two of high gain because of Bandwidth requirements. Commercial differential video amplifiers can serve well in these positions except for the last stage or stages due to the signal output swing requirements for accuracy vs. the IC's specification. We designed for 5.0 Vpp nominal into the Detector because of the 0.1V linear region of a
LINEAR AMPLIFIERS

GAINS (Continued)

current switch vs. the percentage reference. As long as the signal remains linear where we require the peak this will always be true.

SELECTION

Often the head signal originates from several sources, such as, two groupings of widely separated heads, fixed heads and moving heads, or Read-Verify heads. Such arrangements can be suitably handled by providing separate loading and separate amplification at the first stage. The individual first stages can have different gains to accommodate differing level signals. Selection is usually accomplished by a collector dot of the individual amplifiers with a switch current source. Such a circuit is shown in Figure 10.4. There is a commercial device available, MC1445, that performs the same function though the input dynamic range is limited to a few hundred millivolts including offsets. As can be seen this circuit can be designed for any signal amplitude gain, Bandwidth, or bias levels. The design includes the usual considerations of linearity etc. Let us assume that the input signal is referenced to ground at 200Ω differential with a -0.7V DC component across 402Ω to ground each phase. This signal maximum can be 150 mV PP DIFF with a 50 mV maximum DC offset. Bandwidth requirements are DC to 50 MHz. Let us have a gain of 2. This will allow us to connect the Preamplifier Linear Amplifier. First we can calculate $R_3$ from the known value of $R_1$ and $R_2 = 402Ω$ to obtain the desired termination.

\[
R_3 = \frac{(R_1 + R_2)(Z_T)}{R_1 + R_2 - Z_T} = \frac{(402 + 402)(200)}{402 + 402 - 200} = 266.2 \text{Ω} \quad \text{(EQ 10.4)}
\]

(See 2Ω ± 1%)
FIG 10.4 A

TWO CHANNEL SELECTOR FOR LOW LEVEL SIGNALS (100mV)

FIG 10.4 B

COMMERCIAL TWO CHANNEL SELECTOR FOR LOW LEVEL SIGNALS (100mV)
MC 1445
LINEAR AMPLIFIERS

SELECTION (Continued)

With a 150 mVpp DIFF input signal + 50 mV offset we can have a 200 mVpp differential input maximum.

The collector resistor is based on the 50 MHz Bandwidth and the stray capacitance. Notice that this is the stage Bandwidth not the Amplifier Bandwidth.

We will calculate the capacitive load as \( C_L \).

\[
C_L = \left( C_{ob1} + C_{ob2} + C_w \right) + 0.58 + 0.58 + 10. \mu F
\]

\[
C_L = \left( C_{ob1} + C_w \right) + 0.58 + 10. \mu F
\]

\[
C_L = 11.74 \mu F
\]

(EQ 10.5)

Miller capacitance must be included as our source impedance is \( 200 \Omega \) which represents the termination and the input cable in parallel single ended.

Choose \( R_L = 200 = 2 R_{E} \) and \( \beta_{\text{min}} = 20 \)

\[
F_{\text{Miller}} = \left( \frac{2 \pi \left( R_S \right) \left( C_{ob} \right) \left( 1+A \right)}{2 \pi \left( R_S \right) \left( C_{ob} \right) \left( 1+A \right) \left( 1+2 \right)} \right) = \left( 2 \pi \left( 5 \times 10^{-5} \right) \left( 5.8 \times 10^{-13} \right) \left( 1+2 \right) \right)
\]

\[
F_{\text{Miller}} = 0.8 \times 10^6 \text{ Hz}
\]

\[
(\text{EQ} 10.6)
\]

or \( F \) due to stray capacitance

\[
F_{-3 \text{dB}} = \left( \frac{1}{2 \pi \left( R_L \right) \left( C_L \right)} \right) = \left( \frac{1}{2 \pi \left( 200 \right) \left( 11.74 \mu F \right)} \right) = \left( \frac{6.77 \times 10^7}{1.83 \times 10^7} \right) \text{ Hz}
\]

\[
(\text{EQ} 10.7)
\]

Which means that the stray capacitance dominates with a pole at \( 6.77 \times 10^7 \text{ MHz} \) which satisfies our requested Bandwidth.
LINEAR AMPLIFIERS

SELECTION (Continued)

Now that we have fixed the collector resistors we need to determine the emitter current as that in series with the total emitter resistance $R_E + r_e + R_m$ determines the linearity of the stage.

The gain of this requires
\[
(R_E + r_e + R_m) = \frac{R_e}{\Delta} = \frac{200}{2} = 100 \Omega
\]

We calculated a 200 mv pp input maximum; therefore we need greater than
\[
\frac{V_{in,pp, max, eff}}{R_E + r_e + R_m} = \frac{0.200 V}{100 \Omega} = 2.0 \text{ ma}
\]  

\text{(EQ 10.8)}

This means that we need twice that current to reduce the variables associated with $r_e$ at this current level. Choose 4.0 ma. \text{If neccessary}

The main resistor $R_E$ can now be determined.

\[
R_E + r_e + R_m = \frac{R_e}{\Delta} = \frac{200}{2} \Omega
\]  

\text{(EQ 10.9)}

Therefore
\[
R_e = \frac{200}{2} - \frac{24}{4} - 5 = 88.5 \Omega
\]  

\text{(EQ 10.10)}

Just to see the effect of the emitter resistance, let us tabulate the gain change as a function of current $I_e$ using

\[
A_{0z} = \frac{R_e}{R_e + \frac{24}{I_e} + R_m}
\]

\[
A_T = \sqrt{A_0 \cdot A_z}
\]  

\text{(EQ 10.11)}

This assumes that \( \frac{24}{I_m} \) remains constant for small current which it may not.
All this means is that the distortion at the peak input signal amounts to an instantaneous gain change of about 2.04% differentially and about 6.1% single ended on one collector, the positive peak, and 2.21% on the other collector, negative peak. Now we see the reason for increasing the current. The factor or 2 is not sacred but strictly depends on the ratio of $r_e$ to $R_e$ & $R_m$. If we chose 8 ma then the distortion would be much less differentially and particularly on the positive peak. Now the designer has to choose between the power dissipation resulting from the higher currents and the amount of distortion that can be tolerated. This will be increasingly more important when we consider the higher level stages and the differentiator.

Notice back when we calculated the output impedance for the differentiator EQ 9.23 and for the Gate Generator where no $RE$ was used we were not concerned with collector peak distortion since we threw away the peaks with limiters, but we were interested in the linear portion around the base line. But we are
All this means is that the distortion at the peak input signal amounts to an instantaneous gain change of about 2.04% differentially and about 6.1% single ended on one collector, the positive peak, and 2.21% on the other collector, negative peak. Now we see the reason for increasing the current. The factor or 2 is not sacred but strictly depends on the ratio of re to RE & Rm. If we chose 8. ma then the distortion would be much less differentially and particularly on the positive peak. Now the designer has to choose between the power dissipation resulting from the higher currents and the amount of distortion that can be tolerated. This will be increasingly more important when we consider the higher level stages and the differentiator.

Notice back when we calculated the gain impedance for the differentiator EQ 9.23 and for the Gate Generator where no RE was used we were not concerned with collector peak distortion since we threw away the peaks with limiters, but we were interested in the linear portion around the base line. But we are
interested in the peak input into the differentiator as that determines the slope at the zero crossing. We might have improved our chances by settling for a higher $Z_E$. This should have been calculated with $2Z_E$ instead of $Z_E$. Although the ratio of $r_e$ to $Z_E$ is much smaller than our present one thereby maintaining linearity over a wider input swing and thereby making the loss in gain unnecessary.

The linearity is determined solely in the emitter circuit (if linear resistors are used in the collector).

The rest of the circuit can be designed with the tools we have already established and therefore we will not take the space to repeat them. We could emphasize the bias of the current switch used to select the amplifier input to the collector dot. The most positive base must never cause the negative swing of the amplifier emitters above it to saturate due to $V_{be}$ and $I_{RE}$ drops.

**TOTAL AMPLIFICATION**

With all the previous background we will now design an amplifier to connect between the Preamplifier and the Detector.

If the range of the Preamplifier output was $100\, \text{mV}_{\text{min}}$ pp DIFF to $150\, \text{mV}_{\text{pp MAX}}$, including offset, and we wanted a nominal of $7.5\, \text{V}_{\text{pp DIFF}}$ into our Detector ($5.0\, \text{MIN} - 10.0\, \text{MAX}_{\text{VPP DIFF}}$) then we can establish the gain required and the number of stages. From Equation 10.2 we calculate we need a gain of $50\, \text{MIN}$ and $66.66\, \text{MAX}$ or $60.0$ nominal. This is obviously too great for presently available video amplifiers for the output swing required, therefore we need to break it up. $\sqrt{60} = 7.74$ but $\frac{3}{\sqrt{60}} = 3.914$ which is much more easily manageable.
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION

Or we could use a µa 733 for the first stage with a gain of 10 followed by a high level amplifier with a gain of 6 either be acceptable but as we would like to add some other function, we will go with the 3 stage circuit. The amplitude MIN and MAX is shown for each stage in Figure 10.5.

The bandwidth of the amplifier is to be 50 MHz; therefore we need

\[ f_{	ext{SNR}} = \left( \frac{50}{\sin^{-1} \left( \frac{1}{20} \right)} \right) = 98 \text{ MHz} \]  

\[ C_T = C_a + C_b + C_w = 0.58 \text{ pf} + 5.8 \text{ pf} + 5.8 \text{ pf} = 6.16 \text{ pf} \]  

\[ R_l < \frac{1}{\left( 2\pi \right) C_T} = \frac{1}{\left( 2\pi \right) \left( 2.6 \times 10^{-2} \right)} = 3.914 \text{ ohms} \]  

This is true since the Miller T of the basic circuit is way above the required bandwidth required. \[ 2\pi \left[ 50 \times (5.8 \text{ pf}) \right] = 1.11 \times 10^7 \]

\[ R_{E_{\text{total}}} = \frac{240 \text{ ohms}}{3.914} = 61.32 \text{ ohms} \]

This requires some thought for if we calculate the currents required to maintain a maximum of 5% distortion we must have only \( \sqrt[5]{5} \) distortion in each stage or 1.7% each. The distortion is worst for the positive half cycle; therefore, we will use that value as our 1.7% MAX.

\[ 1.7\% \text{ of } 61.32 \text{ ohms} = \Delta R_c = 1.042 \text{ ohms} \]
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION

Or we could use a μa 733 for the first stage with a gain of 10 followed by a high level amplifier with a gain of 6 either would be acceptable but as we would like to add some other function, we will go with the 3 stage circuit.

The amplitude MIN and MAX is shown for each stage in Figure 10.5.

The bandwidth of the amplifier is to be 50 MHz; therefore we need \( \sqrt{3} \times 50 = 86.6 \text{ MHz at each stage.} \)

\[ C_T = C_{ob}(1+A) + C_{ob} + C_w = 0.56 \mu_F (1+3.94) + 0.58 \mu_F + 6 \cdot 0 \mu_F \]

\[ = 13.43 \mu_F \]

\[ R_L < \frac{1}{(2\pi f \omega C_T)} = \frac{1}{(2\pi \times 86.6 \times 10^6) \times 13.43 \times 10^{-12}} \]

\[ = 2.47 \times 10^7 \text{ (choose 247 ohms)} \]

\[ R_{E_{gal}} = \frac{247 \times 10^7}{3.914} = 61.32 \Omega \]

This requires some thought for if we calculate the currents required to maintain a maximum of 5% distortion we must have only \( \sqrt{3} \times 5\% \) distortion in each stage or 1.7% each. The distortion is worst for the positive half cycle; therefore, we will use that value as our 1.7% MAX.

\[ 1.7\% \times 61.32 \Omega = \Delta F = 1.042 \Omega \]

(EQ 10.15)
FIG 10.5
THREE STAGE LINEAR AMPLIFIER
50 MHz BW, \( A_f = 60 \)

FIG 10.6
BASIC AMPLIFIER
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION

Therefore

\[
\frac{26}{I_1 - I_x} = 1.042
\]

(EQ 10.16)

where \( I_x \) is the current resulting from \( \frac{V_{in \, pp \, diff}}{2 \, R_{e}} = \frac{V_{in \, pp \, diff}}{122.64} \)

Resulting

\[
0 = 1.042 I_{1, \text{max}} - 1.042 I_{1, \text{max}} - 26 I_x
\]

(EQ 10.17)

where

\[
I_x = \frac{V_{in \, pp \, diff}}{2 \, (61.32)}
\]

Stage 1 is

\[
1.042 I_{1, \text{max}} - 1.042 \left( \frac{150 \, mV}{2 \, (61.32)} \right) I_{1, \text{max}} - 26 \left( \frac{150 \, mV}{2 \, (61.32)} \right) = 0
\]

(EQ 10.18)

\[
= 1.042 I_{1, \text{max}} - 1.187 I_{1, \text{max}} - 3.186 \Omega = 0
\]

(EQ 10.19)

root

\[
-1.158 \times 10^{-1} = -0.5 \times 10^{-1}
\]

(EQ 10.20)

The correct root is 6.17 ma which gives \( \Delta r_e = 1.042 \Omega \)

Stage 2 is

\[
1.042 I_{1, \text{max}} - 1.042 \left( \frac{587.1 \, mV}{2 \, (61.32 \Omega)} \right) - 26 \left( \frac{587.1 \, mV}{2 \, (61.32 \Omega)} \right) = 0
\]

(EQ 10.21)

\[
1.042 I_{1, \text{max}} - 4.988 I_{1, \text{max}} - 1.24 \times 10^{-1}
\]

root

\[
-4.988 \pm \sqrt{(4.988)^2 - 4 \times 1.042 \times 1.24 \times 10^{-1}}
\]

roots

\[
\frac{11.12}{2 \, (1.042)}
\]
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION

Therefore \[
\frac{26 - 26}{I_t - I_e} = 1.042 \quad \text{(EQ 10.16)}
\]
where \(I_e\) is the current resulting from \(\frac{V_{in \, pe} \, ref}{2 \, R_T} = \frac{V_{in \, pe} \, diff}{122.64} \quad \text{(EQ 10.17)}\)

resulting \(0 = 1.042 I_{e, m} - 1.042 I_{e, m} I_{e, m} - 26 I_{e, m} \quad \text{(EQ 10.18)}\)

Stage 1 is

\[
1.042 I_{e, m} - 1.042 \left(\frac{150 \, V}{2 \, (61.32)}\right) I_{e, m} = 26 \left(\frac{150 \, V}{2 \, (61.32)}\right)
= 1.042 I_e^2 - 1.274 I_e - 3.18 \times 10^3 \quad \text{(EQ 10.19)}
\]

roots \[
-1.274 \pm \sqrt{(1.274)^2 - 4 \left(1.042 \left(-3.18 \times 10^3\right)\right)} \quad \text{(EQ 10.20)}
\]

\[
-1.274 \pm 1.158 \times 10^3 \quad \text{with} \quad 6.17 \, \text{ma} \quad \text{and} \quad 10.3 \, \text{ma}
\]

The correct root is 6.17 ma which gives \(\Delta r_e = 1.042 \, \Omega \quad \text{(EQ 10.21)}\)

Stage 2 is

\[
1.042 I_{e, m}^2 - 1.042 \left(\frac{587.1 \, V}{2 \, (61.32)}\right) - 26 \left(\frac{587.1 \, V}{2 \, (61.32)}\right) = 0
\]

\[
1.042 I_{e, m}^2 - 4.93 \times 10^3 I_{e, m} - 1.24 \times 10^6 \quad \text{(EQ 10.22)}
\]

roots \[
-4.93 \pm \sqrt{(4.93)^2 - 4 \left(1.042 \left(-1.24 \times 10^6\right)\right)} \quad \text{(EQ 10.22)}
\]

\[
\frac{4.93 \pm 1.24 \times 10^6 \, \text{ma}}{2 \, (1.042)}
\]

11.12
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION (Continued)

\[-4.988 = \frac{2.33N_0}{2(1.042)} = -13.58 + 8.79\]  \hspace{1cm} (EQ 10.23)

The correct root is 13.58 ma which gives 1.041 = \Delta \text{Re}

\[
\text{Stage 3: } 1.042 \frac{I_{\text{m}}}{26} - 1.042 \left(\frac{2297.1\mu}{2(61.32)}\right) I_{\text{m}} = 26 \left(\frac{2297.1\mu}{2(61.32)}\right)
\]

\[-19.51 \pm \sqrt{(19.51)^2 - 4(1.042)(486.96)} \]

\[
\frac{-19.51 \pm 49.09}{2(1.042)} = -32.92 + 14.19\]  \hspace{1cm} (EQ 10.25)

The correct root is 32.92 ma which gives \Delta \text{Re} = 1.042 \text{A}

As can be easily seen the small built-in error in the equation is when we used \(2(61.32)\) as \(R_T\) when we know the real resistance is \(\frac{26}{\text{INST}} + 5 + \text{RE}\) to determine \(I_2\).

The value of \(\text{RE}\) for each of the 3 stages is:

\begin{align*}
\text{Stage 1: } & \quad \text{RE}_1 = 61.32 - 5 - \frac{26}{I_{\text{m}}} = 61.32 - 5 - \frac{26}{6.17} = 52.1 \mu  \\
\text{Stage 2: } & \quad \text{RE}_2 = 61.32 - 5 - \frac{26}{I_{\text{m}}} = 61.32 - 5 - \frac{26}{17.58} = 54.4 \mu  \\
\text{Stage 3: } & \quad \text{RE}_3 = 61.32 - 5 - \frac{26}{I_{\text{m}}} = 61.32 - 5 - \frac{26}{32.92} = 55.5 \mu
\end{align*}  \hspace{1cm} (EQ 10.26)
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION (Continued)

If we used the two current source version as planned then the total value of $RE$ will be double or

104.21, 108.81, and 111.06 $\Omega$ respectively for $RE$.

Now that we know the values of the nominal gain and minimum current as for Fig 10.6 we can now calculate current sources, supply voltages etc. To do this we first need to make a bias diagram. We should also use a PNP stage in the middle in order to minimize the power supply requirements. The Bias Diagram is shown in Figure 10.7.

If we DC couple the bases but AC couple in the emitters we can reduce the number of decoupling circuits.

We make the bias diagram by establishing all the voltages including AC and DC associated with the collector, base and emitter circuit starting with the base. We will allow 6.6 $\text{db}$ margin for the signal swings in every case in order to reduce the possibility of clipping. This is the same as using the differential swing as if it were the single ended swing. We will also allow 1 volt margin between the base and the collector.

Judging by the Bias Diagram, we can easily build the amplifier using $\pm 15$ volt supplies with $\pm 6.2$ zener references for the current sources as no collector will be forward biased.

Stage 1 and stage 2 will require a series resistor to develop the correct bias for stage 2 and 3.
TOTAL AMPLIFICATION (Continued)

If we used the two current source version as planned then the total value of $R_E$ will be double or

$104.21$, $108.81$, and $111.06 \, \Omega$ respectively for $R_E$.

Now that we know the values of the nominal gain and minimum current as for Fig 10.6 we can now calculate current sources, supply voltages etc. To do this we first need to make a bias diagram. We should also use a PNP stage in the middle in order to minimize the power supply requirements. The Bias Diagram is shown in Figure 10.7.

If we DC couple the bases but AC couple in the emitters we can reduce the number of decoupling circuits.

We make the bias diagram by establishing all the voltages including AC and DC associated with the collector, base and emitter circuit starting with the base. We will allow 6.db margin for the signal swings in every case in order to reduce the possibility of clipping. This is the same as using the differential swing as if it were the single ended swing. We will also allow 1 volt margin between the base and the collector.

Judging by the Bias Diagram, we can easily build the amplifier using $\pm 15$V supplies with $\pm 6.2$ zener references for the current sources as no collector will be forward biased.

Stage 1 and stage 2 will require a series resistor to develop the correct bias for stage 2 and 3.
TOTAL AMPLIFICATION (Continued)

We can now draw the schematic for the amplifier and it is shown in Figure 10.8.

\[
R_{1_{\text{max}}} = \frac{(15V - 5\%)-(6.2V + 5\%)}{6.17 \, \text{mA min}} = \frac{14.25V - 6.51V - 0.75V}{6.17 \, \text{mA}} = 1.132 \, \text{k} \quad (\text{EQ 10.30})
\]

Choose 1.1k 1% for 6.29mA min

\[
R_{4_{\text{max}}} = \frac{(15V - 5\%)-(6.2V + 5\%)}{13.58 \, \text{mA min}} = \frac{14.25V - 6.51V - 0.80V}{13.58 \, \text{mA}} = 511 \, \text{k} \quad (\text{EQ 10.31})
\]

Choose 511k 1% for 13.44mA min

\[
R_{7_{\text{max}}} = \frac{(15V - 5\%)-(6.2V + 5\%)}{32.92 \, \text{mA min}} = \frac{14.35V - 6.51V - 0.9V}{32.92 \, \text{mA}} = 207.7 \, \text{\mu} \text{A} \quad (\text{EQ 10.32})
\]

Choose 200 \mu A 1% for 33.86mA min

The maximum currents are calculated as:

\[
I_{s_{1_{\text{max}}} = \frac{(15V + 5\%)-(6.2V - 5\%)}{1.1k - (X)} = \frac{15.75V - 5.89V - 0.70V}{1.029k} = 8.41 \, \text{mA} \quad (\text{EQ 10.33})
\]

\[
I_{s_{2_{\text{max}}} = \frac{(15V + 5\%)-(6.2V - 5\%)}{(511 - 1\%)} = \frac{15.75V - 5.89V - 0.75V}{505.89 \, \text{mA}} = 18.00 \, \text{mA} \quad (\text{EQ 10.34})
\]

\[
I_{s_{3_{\text{max}}} = \frac{(15V + 5\%)-(6.2V - 5\%)}{200 \, - 1\%)} = \frac{15.75V - 5.89V - 0.80V}{178 \, \text{mA}} = 45.7 \, \text{mA} \quad (\text{EQ 10.35})
\]

To find \( R_{3_{\text{max}}} \) we need to use the following:

\[
R_{3_{\text{max}}} = \frac{(6.2V - 5\%)}{2 \, (I_{s_{1_{\text{max}}}})} = \frac{5.89V - 2.05V}{2 \, (8.41 \, \text{mA})} = 180.7 \, \text{\Omega} \quad \text{max} \quad (\text{EQ 10.36})
\]

\[
R_{6_{\text{max}}} = \frac{(6.2V - 5\%)}{2 \, (I_{s_{2_{\text{max}}}})} = \frac{5.89V - 4.62V}{2 \, (18.00 \, \text{mA})} = 35.27 \, \text{\Omega} \quad \text{max} \quad (\text{EQ 10.37})
\]

11.15
By using the maximum value we guarantee the collectors will not saturate. There will be a difference in $V_c$ for each stage as the worse case is calculated. Let's do that.

$$V_{C_1\text{ max}} = (6.2V + 6%) - 2(I_{S_1\text{ min}} R_{C_{2\text{ min}}}) - I_{S_1} (R_{C_{2\text{ min}}}) = (EQ\ 10.38)$$

$$= 6.51V - 2(6.49\Omega)(176.2\Omega) - 6.25V(240.5\Omega)$$

$$= 6.51V - 2.216V - 1.51V = 2.78V$$

$$V_{C_2\text{ max}} = (6.2V + 6%) + 2(I_{S_2\text{ min}} R_{C_{2\text{ max}}}) + I_{S_2} (R_{C_{2\text{ max}}}) = (EQ\ 10.39)$$

$$= 6.51V + 2(13.44\Omega)(34.8\Omega) + 13.44\Omega(240.5\Omega)$$

$$= 6.51V + 6.925V + 3.22V = -2.335V$$

$$V_{C_1\text{ min}} = (6.2V - 5%) - 2(I_{S_1\text{ max}} R_{C_{2\text{ max}}}) - I_{S_1} (R_{C_{2\text{ max}}}) = (EQ\ 10.40)$$

$$= 5.39V - 2(8.41\Omega)(177.2\Omega) - (8.41\Omega)(245.4\Omega)$$

$$= 5.39V - 3.02V - 2.06V = 0.31V$$

$$V_{C_2\text{ min}} = -(6.2V - 5%) + 2(I_{S_2\text{ max}} R_{C_{2\text{ max}}}) + I_{S_2} (R_{C_{2\text{ max}}}) = (EQ\ 10.41)$$

$$= -5.39V + 2(18.0\Omega)(35.15\Omega) + 18.0\Omega(245.4\Omega)$$

$$= -5.39V + 1.26V + 4.41V = -0.22V$$

With the last result we see we need a couple more volts or so to keep the last stage out of saturation which might be accomplished by using +15V for $V_{cc}$.

$$V_{C_3\text{ min}} = (15 - 5%) - (I_{S_3 \text{ max}})(R_{C_{3\text{ max}}}) = 14.25V - (45.7\Omega)(245.4\Omega) = (EQ\ 10.42)$$

$$= 3.033\ V$$

which is too low.

11.16
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION (Continued)

We must eliminate R6 to lower the base voltage of stage three. This is mostly because of the large tolerance on Is3.

\[ V_{C2 \text{ modified max}} = - (2V + 5%) + I_{S2 \text{ max}} (R_{\text{min}}) \]
\[ = - 6.5V + (13.44 mA)(240.5 A) = -3.27V \]  \hspace{1cm} (EQ 10.43)

\[ V_{C2 \text{ modified min}} = -(0.2V - 5%) + I_{S2 \text{ min}} (R_{\text{max}}) \]
\[ = -5.89V + (18.00 mA)(24.5 mA) = -1.47V \]  \hspace{1cm} (EQ 10.44)

The signal swing at the collector is 2.297V pp DIFF and following our 6.db margin rule this makes the minimum emitter peak voltage at stage 3.

\[ V_{CL \text{ min}} = V_{CL \text{ max}} - \Delta V_{CE_{2-3 \text{ max}}} = 2.297V = -3.27V - 0.05V - \frac{2.297V}{2} \]
\[ = -4.47V \text{ peak} \]  \hspace{1cm} (EQ 10.45)

which solves the emitter problem but we still have a collector problem in Stage 3.

The base of stage 3 is +0.48V MAX peak, but the collector is 3.033V - \frac{8.99V}{2} or -1.445V

or an overlap of 0.48V + 1.445V = 1.92V

We need to raise the collector supply to 17V to handle the collector bias problem. That is hard to obtain in most cases as ± 15Volts are standard supplies.
LINEAR AMPLIFIERS

TOTAL AMPLIFICATION (Continued)

Perhaps we can reduce the tolerance on current $I_{S3}$ from

$$33.86 \text{ ma} \rightarrow 45.7 \text{ ma} = \Delta 11.84 \text{ ma}$$

(EQ 10.47)

The best solution is to AC couple the bases of stage 3 to remove the
almost 4 volt tolerance. We can return the base resistors to a nominal
-3.1V by dividing the -6.2V supply. This will permit all stages to be totally
linear. The $T$ of the coupling stage must take into account the base current
associated with the 33-45 ma.

Now we have designed a three-stage, high-level amplifier. Before we add
filters and phase compensate it let us turn our attention to an AGC stage.

The design presented was not very good. For example a
one volt reverse bias collector is by no means a very low choice
for bandwidth purposes. A glance at a 2N5122 bandwidth curve
will show we need 4 to 5 volts to improve the transistor performance
and lower C6. Also, the tolerances on the current sources
are very bad. We got ourselves into a bind between
stage 2 and 3 and instead of rethinking the biasing we
started on a "fix". Let’s redo the entire design with
these thoughts in mind. The reference we just went with
should serve to remind all of us that often the first attempt
is not always the best but can serve to point out things
that had been neglected. Let’s start with a
new bias diagram and then rethink the current source
-> minimize the tolerances.

11.18
Perhaps we can reduce the tolerance on current $I_{S3}$ from 33.86 mA to 45.7 mA = $\Delta 11.84$ ma

The best solution is to AC couple the bases of stage 3 to remove the almost 4 volt tolerance. We can return the base resistors to a nominal -3.1V by dividing the -6.2V supply. This will permit all stages to be totally linear. The $T$ of the coupling stage must take into account the base current associated with the 33-45 mA.

Now we have designed a three-stage, high-level amplifier. Before we add filters and phase compensate it let us turn our attention to an AGC stage.
Fig. 10.8 B

Modified stage 2-3 coupling due to bias problems occasioned by current required for linearity.
Using the current source variation shown in Fig 10.8, we can rewrite the current source equations. We could use a series diode matched to the transistor to get rid of the Vbe differences and thus requires a diode connected transistor from a matched pair. \( \text{If} \text{in the } R \text{ and } B_{\text{max}} \text{ 200} \)

\[
R_{1 \text{ max}} = \frac{V_{\text{be max}} (10.0V - 5\%) - 9.5V}{(6.17 \text{ ma min})} = \frac{1.62 \text{ m}A}{6.17 \text{ ma}} = 10.367 \text{ K} \quad \text{EQ 10.30A}
\]

Choose \( 1.33 \text{ K} \pm 2\%
\]

\[
I_{\text{stage 1 min}} = \frac{9.5 - 7.5}{(101)1.33 \cdot K} = 6.51 \text{ ma}
\]

\[
R_{4 \text{ max}} = \frac{V_{\text{be max}} (8.2 - 5\%) - 7.79V}{13.58 \text{ ma}} = \frac{1.62 \text{ m}A}{13.58 \text{ ma}} = 0.4949 \text{ K} \quad \text{EQ 10.31A}
\]

Choose \( 487 \pm 1\%
\]

\[
I_{\text{stage 2 min}} = \frac{7.79V - 80V}{(101)4.77} = 14.21 \text{ ma}
\]

\[
R_{7 \text{ max}} = \frac{V_{\text{be max}} (10.0V - 5\%) - 9.5V}{32.82 \text{ ma}} = \frac{1.62 \text{ m}A}{32.82 \text{ ma}} = 25.11 \text{ K} \quad \text{EQ 10.32A}
\]

Choose \( 255 \pm 1\%
\]

\[
I_{\text{stage 3 min}} = \frac{9.5V - 90V}{257.55} = 33.39 \text{ ma}
\]

The maximum currents are now calculated.

\[
I_{\text{stage 1 max}} = \frac{300 [10.0V(1.05) - V_{\text{be min}}]}{R_{1 \text{ min}}} = \frac{1.99(10.5V - 90V)}{(99)(1.33 \text{ K})} = 7.413 \text{ ma} \quad \text{EQ 10.33A}
\]

\[
I_{\text{stage 2 max}} = \frac{300 [8.2V(1.05) - V_{\text{be min}}]}{R_{4 \text{ min}}} = \frac{1.99(8.61V - 75V)}{(99)4.77} = 16.25 \text{ ma} \quad \text{EQ 10.34A}
\]

\[
I_{\text{stage 3 max}} = \frac{300 [10.0V(1.05) - V_{\text{be min}}]}{R_{7 \text{ min}}} = \frac{1.99(10.5V - 80V)}{(99)255} = 38.26 \text{ ma} \quad \text{EQ 10.35A}
\]

which is much better

\[
I_{3, \text{ nom}} = \frac{7.413 + 6.51}{2} = 6.96 \text{ ma} \quad \text{EQ 10.35.1}
\]
\[ I_{S1} \text{ nom} = \frac{14.21 + 16.25}{2} = 15.22 \text{mA} \]  
Eq 10.35.2

\[ I_{S2} \text{ nom} = \frac{33.59 + 38.26}{2} = 35.77 \text{mA} \]  
Eq 10.35.3

If we tie the collector from \( R_3 \) to the same 8.2 V of stage 2 current source we can control the possibility of saturation of the current source collector. (\( B \text{ nom} = 75 \))

\[
\text{From } 15.0 \text{V} - 8.2 \text{V} - \left(2I_{S2} R_2 + I_{S2} R_2\right) \text{ nom} = 4.0 \text{V nom} \text{ pin}
\]

\[
\text{15.0} \text{V} - 8.2 \text{V} - \left(\frac{100}{7.5} \times 2.43\right) = -4 \text{V}
\]

\[ R_3 \text{ nom} = \frac{2(6.96 \text{mA}) \times (75)}{2} = 96.93 \Omega 
\]

Choose 84.5Ω

Now we can calculate the more case \( V_{c1} \leq V_{b2, \text{min}} \)

\[
M_{\text{gain}} = \frac{\alpha}{(R_{L\text{min}} + 2R_3 \text{min}) + V_{b2 \text{min}} - V_{b2 \text{max}}} = \frac{25}{14.25}(6.51 \text{mA})(240.57 + 2(35.345)) + 7 \text{V} - 0.85 \text{V} = 2.424 \text{V}
\]

Sufficient. When we subtract \( \frac{517 \text{V}}{2} \) V for the \( V_{b3, \text{min}} \)

\[
V_{b3 \text{ max}} = 15.0 \text{V} - 8.2 \text{V} - \frac{\alpha}{(R_{L\text{min}} + 2R_3 \text{min})} - V_{b2 \text{ min}}
\]

\[
= 15.75 \text{V} - 7.79 \text{V} - \frac{25}{7.5}(6.51 \text{mA})(240.57 + 2(35.345)) - 0.7 \text{V}
\]

\[ = 4.706 \text{V} \]

\[
V_{b3 \text{ min}} = 15.0 \text{V} - 8.2 \text{V} - \frac{\alpha}{(R_{L\text{max}} + 2R_3 \text{max})} - V_{b2 \text{ max}}
\]

\[
= 14.25 \text{V} - 8.61 \text{V} - \frac{100}{5.01}(7.41 \text{mA})(245.43 + 2(95.745)) - 0.85 \text{V}
\]

\[ = 1.715 \text{V} \]

The signal at this point \( (150)(3.914) = 587 \text{Vpp diff} \)

But allowing our 6 dB margin it becomes \( 587 \text{Vpp se} \).
choosing the same configuration for stage 2 using the 10v
gate for the R6, the point we can calculate to arrive,
for 1.4v Vc3

\[ 15.0v - 10.0 - \left(2I_z R_6 - I_z R_6\right)x = 1.4v \]

\[ R_6 = \frac{15.0v - 10.0v - \frac{25}{24} (15.22 - 243) - 1.4v}{2 \left(15.22 - \frac{25}{24}\right)} = -1.65 \Omega \]

therefore we may delete R6 and see the collector resistance
directly to the gate. (I_z R6 = 0.025V)

\[ V_{\text{margin}}_{\text{in}} = I_z \left(R_{\text{emiss}}\right)_{\text{in}} + V_{b6} - V_{b5 - \text{max}} \]

\[ = (\frac{25}{24})(14.21 - 240.57) + .75 - .90 \]

\[ = 3.137 V \]

or sufficient when we subtract Vbias of

\[ (3.914 \times \frac{.587V_{\text{ip}}}{2}) = 1.148V \text{ leaving about 3V min margin} \]

\[ V_{b5 - \text{max}} = 15.V_{\text{max}} - 10.0\min - \alpha I_z \min \left(R_{\text{emiss}}\right) + V_{b4 - \text{min}} - V_{b5 - \text{max}} \]

\[ = 15.75v - 9.5v - \left(\frac{25}{24}\right)(14.21 - 240.57) + .75 - .90 \]

\[ = -2.813 V \]

\[ V_{b5 - \min} = 15.V_{\text{min}} - 10.0\max - \alpha I_z \max \left(R_{\text{emiss}}\right) + V_{b4 - \max} - V_{b5 - \min} \]

\[ = 14.25 - 10.5\left(\frac{200}{201}\right)(16.23 - 245.14) + .85 - .75 \]

\[ = -0.120 V \]

with a positive swing of 1.148v the base voltage swings
to +1.029 volt max positive swing
Now the collector voltage of Stage 3 \( V_{c3} \) min is

\[
V_{c3\text{ min}} = 15.0 \text{ mV} - \alpha \left( I_{s3\text{ max}} \right) \left( R_{2\text{ max}} \right)
\]

\[
= 16.25 \text{ V} - (38.26 \text{ mV})(245.43 \text{ mV})(25)
\]

\[
= 5.22 \text{ V}
\]

less the most negative swing expected of

\[
\frac{(1.15 \text{ V})(3.914)^3}{2} = 4.497 \text{ V}
\]

or

\[
5.22 \text{ V} - 4.497 \text{ V} = 0.724 \text{ V} \text{ remaining margin which can still allow }
6\% \text{ of swing margin so we are totally safe.}
\]

This complete the design except for the emitter follower. Notice we did not have to modify the coupling in order to guarantee non-oscillation. We could have lowered the 15V gate for Power 3 to 8.2 volts to buy some extra margin, but it really is not necessary as we were careful the design. We also must realize that the design did consider the fact that the two supplies are independent therefore one could be maximum and the other minimum, or visa versa.

The emitter followers need only provide sufficient pull down current to discharge any capacitance on the line. If we allow 5 mA for Stage 1 and 2 then their emitter resistors are

\[
R_2 = \frac{15 \text{ V}_{\text{max}} + V_{b3\text{ max}}}{5 \text{ mA}} = \frac{15.75 \text{ V} + 4.706}{5 \text{ mA}} = 4.097 \text{ K}
\]

choose 3.92 K for 5.27 mA max.
for \[ R_5 = \frac{15.\text{V}_{\text{max}} + \text{V}_d}{5.0 \text{mA}} = \frac{15.75 \text{V} + 2.813}{5.0 \text{mA}} = 3.712 \text{K} \]

choose 3.65 K for 5.137 mA max

The last stage emitter pull down resistor \( R_5 \) depends strictly on the subsequent load impedance. If that were defined as
\[ R - j\omega C = 1000 - j1000 \angle 5^\circ \text{mHz} \quad \text{then} \quad C = \frac{1}{2\pi (5 \times 10^6 \times 1000)} \]
\[ \approx 31.8 \mu \text{F} \text{ see Fig. 10.86} \]

The signal is \((4.5 \text{V})_{\text{m}}\) which requires \(((\text{V}_d \times 2\pi \times 5 \times 10^6 \times 3.138 \times 10^{-11}))\)

and an \(4.49 \mu \text{mF} \) and \(4.5 \mu \text{mF} \) resistor in parallel.

or \(9 + \mu\text{mF}\). If we provide \(12 \mu\text{mF}\) we will be safe.

\[ R_{\text{g max}} = \frac{(15.0 \text{mV} + \text{V}_{\text{em}} - \text{V}_{\text{cm}})}{12 \text{mA}} = 1.53 \text{K} \]

Choose 1.50 K

which makes the maximum current
\[ I_{R_{\text{g max}}} = \frac{15.75 \text{V} + 15.75 \text{V}}{R_{\text{g min}}} - (I_{\text{g min}})(\text{R}_{\text{g min}})(\text{V}_{\text{cm}}) = \text{V}_{\text{cm}} \]
\[ = 15.75 + 15.75 - (3.39 \mu \text{mF})(2.40.57)(\frac{300}{301}) - 175 \]
\[ = 15.34 \mu \text{A} \]

Now we can find out the junction temperature from the transistor power dissipation

\[ P_{T_1} = (\text{V}_{\text{cm}} - \text{V}_{\text{em}} + \text{V}_{\text{cm}}) I_{C_{\text{max}}} \]
\[ = \left[(4.706 + 0.7 \text{V}) + 0.7 \text{V} - 0.75 \text{V}\right] (7.412 \text{mA})(2.7) \]
\[ = 50.65 \text{ mW} \]
For Transistor 2 the power dissipation is more than worse case.

\[ P_{w_{2\text{ max}}} = (15V_{\text{max}} - 8.2V_{\text{min}} - V_{b3\text{ min}})(I_{R_k\text{ max}}) \]

\[ = (15.75 V - 7.79 V - 1.785 V)(5.137 \text{mA}) \]

\[ = 32.09 \text{mW} \]

For Transistor 3 we get, using worse than worse case.

\[ P_{w_{3}} = (V_{b5\text{ min}} - V_{be4\text{ min}} + V_{b3\text{ max}} - V_{be3\text{ max}})(I_{R_{k\text{ max}}}) \]

\[ = (2.913 V - .7 V + 4.706 V + .85 V)(16.23 \text{mA})(\frac{300}{301})^2 \]

\[ = 123.6 \text{mW} \]

And again for Transistor 4

\[ P_{w_{4}} = (15V_{\text{max}} - 10.0V_{\text{min}} - V_{b5\text{ min}})(I_{R_k\text{ max}}) \]

\[ = (15.75 V - 9.5 V + 2.813 V)(5.137 \text{mA}) \]

\[ = 46.58 \text{mW} \]

For Stage 3 Transistors the worse than worse case is:

\[ P_{w_{5}} = (V_{c5\text{ max}} + V_{b5\text{ min}} - V_{be5\text{ max}})(I_{R_{k\text{ max}}}) \times \left(\frac{\alpha_{\text{max}}^2}{\alpha_{\text{max}}}\right) \]

\[ = (15.75 V + 2.813 V + .9 V)(39.26 \text{mA})(\frac{700}{301}) \]

\[ = 742.7 \text{mW} \]

Also for stage 6, worse than worse case

\[ P_{w_{6}} = (V_{c6\text{ max}} - V_{b6\text{ min}} + V_{be6\text{ max}})(I_{R_{k\text{ max}}}) \]

\[ = (15.75 V - 5.221 V + .9 V)(15.34 \text{mA}) \]

\[ = 175.3 \text{mW} \]
The previous design is preferred over the earlier one due to the intrinsic in biasing and the reduction in coupling. We adhered to the design guide lines that by 10.78 fairly well. We next need to calculate the actual zener current as this should be around 20 mA. Any excess can be bypassed with a resistor parallel to it.

\[ I_{\text{zener stage}} = \frac{15 \cdot V_{\text{min}} - V_{26V max}}{R} - \frac{2 I_{R1 \text{ max}}}{\beta_{\text{min}}} \]

\[ R_{\text{max}} = \frac{14.25 - 10.5}{20 \cdot mA} \left( 1 + \frac{2 I_{R1 \text{ min}}}{(\beta_{\text{min}})20 \cdot mA} \right) = \frac{14.25 - 10.5}{20 \cdot mA} \left( 1 + \frac{(2)(7.413 mA)}{(25)(20 \cdot mA)} \right) \]

\[ = \frac{187.5}{1.00217} = 182.1 \text{ ohms chosen 178} \text{ ohms} \]

\[ I_{\text{zener max}} = \frac{15 V_{\text{max}} - V_{26V min}}{(178 \times 99)} - \frac{2 (I_{R1, \text{ max}})}{\beta_{\text{max}}} \]

\[ = \frac{15.75 - 9.5}{(178 \times 99)} - \frac{2 (6.51 mA)}{300} \]

\[ = 75.42 \text{ mA} \]

\[ \text{for } (35.42)(9.5V) = 336 \text{ mV } \text{(near maximum)} \]

\[ I_{\text{zener min}} \]

\[ = 2 \left( I_{R1, \text{ min}} \right)(x_{26}) + \left( I_{R2, \text{ min}} \right)(x_{26}) \]

\[ = 2 \left( 6.51 \text{ mA} \right)(\frac{15}{26}) + 2 \left( \frac{14.25 + 1.715}{3.9241}(25) \right) \]

\[ = 12.03 \text{ mA + 7.74 mA} = 19.77 \text{ mA} \]

we have enough to operate the zener next to knee.
\[ I_{\text{zon 8,2V max}} = 2 \left( I_{R1 \text{ max}} \alpha_{\text{max}} \right) + \left( I_{R2 \text{ max}} \alpha_{\text{max}} \right) \]
\[ = 2 \left( 7.41 \text{mA} \cdot \left( \frac{300}{201} \right)^2 \right) + \left( 5.27 \text{mA} \cdot \left( \frac{300}{301} \right) \right) \]
\[ = 14.72 \text{mA} + 10.50 = 25.22 \text{mA} \]

which is ok.

\[ I_{\text{zon 10.0V (last stage) min}} \]
\[ = 2 \left( I_{R2 \text{ min}} \alpha_{\text{min}} \right) + 2 \left( \frac{-V_{b5 \text{min}} + 15 \text{min}}{R_{5 \text{ max}}} \right) \alpha_{\text{min}} \]
\[ = 2 \left( 14.21 \text{mA} \cdot \left( \frac{25}{26} \right)^2 \right) + 2 \left( \frac{-14.25 + 12 \text{V}}{3.65 \cdot 199} \right) \frac{25}{26} \]
\[ = 26.27 \text{mA} + 7.64 \text{mA} = 33.91 \text{mA} \]

we should keep about 13 mA min around the zero.

\[ R_{\text{by pass}} = \frac{9.5 \text{V}}{13 \text{mA}} = 0.730 \text{\Omega} \quad \text{chose 772 \Omega} \]

\[ I_{\text{zon 10.0V max}} = 2 \left( I_{R1 \text{ max}} \alpha_{\text{max}} \right) + 2 \left( 5.137 \text{mA} \cdot \alpha_{\text{max}} \right) = \frac{10.5 \text{V}}{732 \times 1.01} \]
\[ = 2 \left( 16.23 \text{mA} \cdot \left( \frac{300}{301} \right)^2 \right) + 2 \left( 5.137 \text{mA} \cdot \frac{300}{301} \right) = \frac{10.5 \text{V}}{732 \times 1.01} \]
\[ = 32.24 \text{mA} + 10.23 \text{mA} - 14.2 \text{mA} \]
\[ = 28.27 \text{mA} \]
LINEAR AMPLIFIERS

AGC STAGES

We approach this design problem by first calculating the total gain required for a minimum signal at the head, minimum pre amplifier gain, minimum linear amplifier gain to provide the maximum input to the Detector.

\[
(V_{\text{head min}})(A_{\text{P.A. min}})(A_{\text{L.A. min}}) = V_{\text{in det}} \quad \text{(EQ 10.48)}
\]

This gain assures us of correct operation of the detector. The next number we need is the maximum signal output assuming the amplifier does not limit using the maximum gain.

\[
(V_{\text{head max}})(A_{\text{P.A. max}})(A_{\text{L.A. max}}) = V_o \quad \text{max linear} \quad \text{(EQ 10.49)}
\]

The amount of controllable attenuation required then is simply

\[
\frac{V_{\text{in det}} \quad \text{nom}}{V_o \quad \text{max linear}} = \alpha \quad \text{min} \quad \text{(EQ 10.50)}
\]

If this number is greater than 0.5 then we really do not need AGC as the Detector dynamic range will handle it. Assume \( \alpha = 0.10 \) then we need an attenuator with at least a 10:1 range. The type of attenuator depends on the signal amplitude and on the signal bandwidth. Figure 10.9 shows several types that have been used. Contrary to the radio business, our AGC circuits must not introduce a common mode voltage change. The reason for this is

11.19
LINEAR AMPLIFIERS

AGC STAGES

We approach this design problem by first calculating the total gain $g_{\text{MAX}}$ required for a minimum signal at the head, minimum pre amplifier gain, minimum linear amplifier gain to provide the maximum input to the Detector.

\[
(V_{\text{head min}})(A_{\text{PA min}})(A_{\text{L.A. min}}) = V_{\text{IN DET MAX}} \quad (\text{EQ 10.48})
\]

This gain assures us of linearity margin and correct operation of the detector. The next number we need is the maximum signal output assuming the amplifier does not limit and using the maximum gain.

\[
(V_{\text{head max}})(A_{\text{PA max}})(A_{\text{L.A. max}}) = V_{o \text{ max linear}} \quad (\text{EQ 10.49})
\]

The amount of controllable attenuation required then is simply

\[
\frac{V_{\text{IN DET MAX}}}{V_{o \text{ max linear}}} = \alpha_{\text{min}} \quad (\text{EQ 10.50})
\]

If this number is greater than 0.5 then we really do not need AGC as the Detector dynamic range will handle it if the gain is lowered to make EQ 10.48 = $V_{\text{IN DET MIN}}$ instead. Assume $\alpha = 0.10$ then we need an attenuator with at least a 10:1 range. The type of attenuator depends on the signal amplitude and on the signal bandwidth. Figure 10.9 shows several types that have been used. Contrary to the radio business, our AGC circuits must not introduce a common-mode voltage change. The reason for this is
LINEAR AMPLIFIERS

obvious if we consider that any common mode voltage influences the coupling circuits and depending on the common mode rejection ratio of the following amplifier we end up with a differential voltage change that disturbs the signal base line. As there is almost always a non-linearity somewhere we should avoid circuits that control the gain by controlling emitter current.

In Figures 10.9A thru 10.9F, the gain control is achieved by a controlled resistance by either current or voltage. In each case the range of resistance is large but the input swing is limited due to the characteristics of the devices. In the case of diodes, we can examine the $V_D-I_D$ curves. Here we see that the signal voltage will be superposed on the curve which does affect the resistance instantaneously; therefore, the actual diode resistance is a function of the signal voltage as well as the control current thru $R_2$. Fortunately, our signal is differential. When one diode is conducting more due to a positive going signal, the opposite diode is conducting less for the same reason which if we keep the swing small the total resistance, differential, remains almost constant. The input swing then should be kept below 100.mv MAX pp DIFF. The circuit of Fig. 10.9A is driven by a voltage source therefore the attenuation is simply

$$\mathcal{L} = \frac{R_D}{R_1 + R_D}$$  \hspace{1cm} (EQ 10.51)

$$I_{\text{control}} = \frac{V_{\text{control}} - V_D}{R_2}$$  \hspace{1cm} (EQ 10.52)
**Fig 10.9 A**

Diode Resistance Controlled Attenuator (Series)

\[ V_0 \leq 0.10 \, V_{pp} \]

**Fig 10.9 B**

Diode Resistance Controlled Gain

\[ V_0 \leq 0.10 \, V_{pp} \]
**Fig 10.9C**

FET RESISTANCE CONTROLLED ATTENUATOR

$V_o \leq 0.10V_{pp}$ DIFF

**Fig 10.9D**

FET RESISTANCE GAIN CONTROL COLLECTOR STAGE

$V_o \leq 0.10V_{pp}$ DIFF
LINEAR AMPLIFIERS

In figure 10.9B the attenuation circuit is driven by a current source. Here the gain of the stage is a function of the parallel combination of $R_1$, $R_2$ and $R_D$

$$A = \frac{R_1 R_2 R_D}{(R_E + R_m)(R_n R_p + R_m R_D + R_m R_p)} \quad \text{(EQ 10.53)}$$

In both cases there is a common mode output voltage change that affects the output base line. Both circuits must be followed by a very good common mode rejection amplifier. The diode capacitance must also be considered as it affects bandwidth which will change as a function of the control current $\tau$ changes.

In Figure 10.9C and D a Fet is used as the controlling resistor. The equations are the same as for the diode versions, however, the controlled resistor is a function of voltage. If we examine the Fet curves we again find a signal swing restriction. As long as the drain to source voltage remains below about 100 mV PP DIFF then we remain in the resistive portion of the curve. Beyond that the resistance is pinched and we go into a current source mode where the resistance is very high thus distorting the signal waveform. We still have a common mode problem due to the gate signal being capacitively coupled into the source and drain that may not be common mode. Also the gate capacitance affects the bandwidth which is changed by the changing resistance $\left( \tau_c = \frac{R_{GS}(V)}{C_{pS}} \right)$

In Figure 10.9E a different type of attenuator is shown. These circuits are multipliers and care must be used in predetermining which quadrants are used. With careful balancing these circuits can be made to exhibit no change.
FIG 10.9 E
FET GAIN CONTROL IN EMITTERS
Vin ≤ 0.10V pp diff

FIG 10.9 F
QUADRANT CONTROL

FIG 10.9 E
BASIC MULTIPLIER GAIN CONTROL
FIG 10.9 H
DIODE TRANSFER CURVE

FIG 10.9 I
FET TRANSFER CURVES

FIG 10.9 J
MULTIPLIER TRANSFER CURVES
LINEAR AMPLIFIERS

In output DC or common mode voltage as a function of the control voltage. As this circuit is basically a 4 quadrant multiplier by biasing $V_{C1}$ to be always equal to or more positive than $V_{C2}$ only two quadrants are used. The circuit functions by mixing the two 180° out of phase signals such that one subtracts from the other resulting in reduced amplitude. The reason we must confine ourselves to only two quadrants is that the gain slope changes with the control voltage polarity as shown in Figure 10.10. The reversal would cause a malfunction of the AGC closed loop operation. Because of the signal subtraction process very careful balancing and phase control must be used in the signal path.

The DC collector voltage level is maintained by causing the current lost on one side to be made up by current from the opposite side as the control voltage is varied.

The gain of the circuit is a function of the control voltage and the balance within the circuit

$$A = \frac{2R_c K V_c}{R_e + 2R_c + 2R_m} \quad \text{(EQ 10.54)}$$

Where $K$ is a constant depending on the matching of the diode, the transistors emitter-base diode, and resistor $R_4$.

This circuit has a constant bandwidth only if it is correctly balanced. Any unbalance will cause unequal phase delays, therefore, altering the bandwidth as a function of control voltage.

Of the three different types given here, let's choose the FET version.
LINEAR AMPLIFIERS

There are several other considerations. If a junction FET is used, care must be used to see that the gate circuit is not forward biased. This is responsible for the capacitive coupling in the two examples shown. We could eliminate the capacitors of Figure 10.9D and use a MOS FET as long as the DC difference is zero. If not then currents will flow altering the DC quiescent point causing a differential shift in the output. A series capacitor in either the drain or source lead will eliminate the problem.

To use the circuit we must first determine the amount of attenuation required. If the attenuation required results in a large resistor $R_1$ then the bandwidth degradation must be calculated at both extremes.

If this is intolerable then the attenuator must be broken up into two stages with some gain in between if necessary to keep the signal to noise ratio high. In any event isolation prevents interaction.

From Fig 10.9 C

\[
\alpha_{\text{max}} = \frac{R_{DS\text{on max}}}{2(\frac{R_i + R_{DS\text{on max}}}{2})} \tag{EQ 10.55}
\]

\[
R_1 = \frac{R_{DS\text{on max}}}{2} \left( \frac{1 - \alpha}{\alpha} \right) \tag{EQ 10.56}
\]

\[
F_L = \left( \frac{1}{2\pi\tau} \right) = \left( \frac{1}{2\pi R_{1\text{max}} C_{\text{ps}} \omega} \right) \tag{EQ 10.57}
\]

If in our example we want a 50 MHz bandwidth and $C_{\text{ps}}$ is 4.0 then we want

\[
R_1 < \frac{1}{2\pi F_L (C_{\text{ps}} + C_L)} = \frac{1}{(2\pi (5\times10^7)(3\times10^{-12} + 4\times10^{-12}))} \tag{EQ 10.58}
\]

Notice that the role should be included in the overall plot to obtain the total 50 MHz BW. We also need to include

\[
\frac{1}{C_{\text{ps}}} \quad \text{with capacitance of the following stage}
\]

\[
\frac{1}{C_L}
\]

\[
V_i = V_o = \frac{1}{C_{\text{ps}}}
\]
LINEAR AMPLIFIERS

If $R_{DS\text{ON MAX}}$ were 100 ohms, the maximum attenuation achievable is, from Eq. 10.55

$$\frac{100 \omega}{2(454 + 100 \omega)} = 0.18$$
$$\omega = 14.8 \text{ dB}$$
$$10.99 \approx 20 \text{ dB} \quad (\text{EQ 10.59})$$

To cover worse case tolerances yet, we should increase $\omega$ to 10 or more.

To get an attenuation of 10 dB, we need two in isolated series. We could lower the $R_1$ to keep the same attenuation while maintaining above 50 MHz bandwidth.

$$\frac{1}{N_{iso}} = \frac{1}{3.162} = 0.3162 \quad (\text{EQ 10.60})$$

$$R_{1\text{min}} = \frac{100 \omega}{2} \left( \frac{1 - 0.3162}{0.3162} \right) = \frac{216.2 \omega_{min} = 108.1 \omega}{2} \quad (\text{EQ 10.61})$$

$$R_{1\text{max}} = \frac{1}{2 \pi \left( 5 \times 10^{-7} \times 3 \times 10^{-16} + 4 \times 10^{-15} \right) \sqrt{2}} = 321.5 \omega \quad (\text{EQ 10.62})$$

As the stage bandwidth calls for $\sqrt{2}$ (50 MHz) then choose 300 $\omega$ for better dynamic range.

The isolation can be obtained with an emitter follower or an intervening gain of 3.162, thus maintaining the signal-to-noise ratio as much as possible. The circuit is shown in Figure 10.11. Transient coupling recovery can be added immediately following the first coupling capacitors as shown in Figure 10.3A or B or it can be added following both coupling capacitors if needed.
**Fig 10.11**

Isolated Attenuators $\alpha = \alpha_1, \alpha_2$

**Fig 10.12**

AGC Control Voltage Circuit

---

*ADD STAGE GAIN $A = 3.162$*
LINEAR AMPLIFIERS

We could have made the second stage of attenuation like that shown in Figure 10.9D with similar results but we would need to calculate the attenuation again as it now involves R4 as well. One of the advantages of the series type of attenuator circuits is that the voltage across the FET can be maintained below the 100 mv pp max while the input can exceed it. Let's look at the maximum signal levels as we maintain the 100 mv limit:

\[
V_{FET \, max} = 100 \text{ mv as stated}
\]

\[
\alpha_{min} = \frac{R_{ds} \cdot 0.1}{R_{ser} + R_{ds}} = \frac{100}{300 + 400} = 0.25 \quad (\text{class AB or DB value})
\]

\[
V_{in, \, max} = \frac{100 \text{ mv}}{\alpha} = \frac{100 \text{ mv}}{0.25} = 400 \text{ mv}
\]

With a preceding gain of \( \frac{1}{\alpha} = 4 \) and a 100 mv max voltage across the first FET, \( V_{in} \) would be

\[
V_{in} = A(100 \text{ mv}) = (4.0)(100 \text{ mv}) = 400 \text{ mv}
\]

\[
V_0 = V_{in} (\alpha) = (400 \text{ mv})(0.25) = 100 \text{ mv}
\]

which maintains the output FET voltage at its maximum. The minimum input signal occurs when the FET's are just off while maintaining the 100 mv output FET voltage.

\[
V_{in, \, min} = \frac{100 \text{ mv}}{A} = \frac{100 \text{ mv}}{400} = 25 \text{ mv}
\]

Therefore the input range under AGC control would be 25 to 400 mv or 16:1 which satisfies both bandwidth and our required attenuation.
LINEAR AMPLIFIERS

CLOSED LOOP AGC

Before we close the control loop for the AGC circuits, we must develop a DC voltage that is a function of the output of the linear amplifier. This can be obtained from a filtered full wave rectifier such as shown in Figure 10.12. There are several features of this circuit that need to be discussed since there are many other ways this could be implemented.

The gain control desired is a function of the gain in the loop. If we desire a 1% output voltage variation then the peak-to-peak single ended signal will vary 0.5% Vpp Diff and the Base to Peak rectified signal will vary 0.25% Vpp Diff. For our 7.5 Vpp Differential output signal nominal this means that we need to have

$$
\Delta V_o = \left( \frac{V_{pp \; \text{diff}}}{100} \right) \left( \frac{1}{4} \right) = \left( \frac{7.5 \; \text{Vpp \; diff}}{100} \right) \left( \frac{1}{4} \right) = 18.75 \; \text{mV} \quad (\text{EQ 10.67})
$$

to control the full range of attenuation. If our FETs pinch off voltage is -5.0V MAX then we need a gain of

$$
A_{\text{min}} = \frac{V_{\text{pinch \; off \; max}}}{\Delta V_o} = \frac{5.0 \; \text{V}}{18.75 \; \text{mV}} = 266.66 \quad (\text{EQ 10.68})
$$

This would be the case if resistor R2 were zero but there is an attenuator formed by R2 and R3 which causes us to raise this gain. Now R2 is there in order to slow down the the attack of the AGC to a sudden increase in signal amplitude. This is very desirable for two reasons. First we do not want to respond to noise caused amplitude variations and second, it permits us to achieve stability of the closed loop circuit using the Nyquist criteria. The attack $\tau$ is 11.26
LINEAR AMPLIFIERS

\[ T_{\text{attack}} = \frac{\left( Z_o + Z_i + R_e \right) R_3 C}{Z_o + Z_o + R_e + R_3} \]  

(EQ 10.69)

And the decay \( T \) is

\[ T_{\text{DEcay}} = R_3 C \]

if the input current to the Amplifier is very small and the diode leakage current is small also. The diode minority carry lifetime does affect the decay \( T \).

The actual gain required is

\[ A = \frac{V_{\text{input}}}{A V_{\text{input}}} \left( \frac{Z_o + Z_i + R_e + R_3}{Z_o + Z_o + R_e + R_3} \right) \]  

(EQ 10.70)

We should now turn our attention to the temperature affects since our following gain \( A \) is so high. Notice that we used a pair of PNP emitter followers to drive our Full Wave Rectifier. The base emitter diode nearly compensates for the rectifier diodes, but not completely due to the large difference in currents caused temperature. Also the current thru \( R_1 \) must be large compared to the current thru \( R_2 \) in order to maintain PNP emitter follower linearity. This means that the temperature of the PNP transistors is higher than the surrounding components therefore its \( V_{\text{be}} \) will be less and the voltage into the operational amplifier will be more negative.

This requires a divider in the return ground lead from \( R_6 \) shown dotted in Figure 10.12. Or we can change the PNP emitter followers to NPN and use a \( V_{\text{be}} \) multiplier to compensate, as shown in Figure 10.13, for both the two
Fig 10.13

Alternate Bias, Temperature Compensated

Fig 10.14 A
AGC Amplifier Block Diagram

Fig 10.14 B
Equivalent Circuit for AGC
LINEAR AMPLIFIERS

junctions as well as the temperature difference. For example if we need to compensate two diode junctions at a difference of 10°C, we need to provide an additional \( (10°C)(2 \text{mv/}°C) = 20\text{.mv} \) correction. This is interesting as it is nearly the same as the control signal range of 18.74 mv which emphasizes the point. We still have \( V \) supply variations to contend with or if we stabilize it with a zener we need to concern ourselves with the zener temperature behavior as well as its zener impedance.

The last output diode is inserted to protect the junction FET (Fig. 10-11) from positive excursions which would forward bias its Gate junction. A MOS FET would not need the diode. If we used enhancement mode FETs we would need to reverse the polarity. The potentiometer or a fixed resistive divider is added to the negative input to adjust for the charged capacitor signal amplitude. That value can be calculated from the following for a PNP emitter follower.

\[
V_{\text{REF}} = V_{\text{Sieb}} + V_{\text{Be}} - V_p + V_{\text{comp}} \quad \text{(EQ 10.71)}
\]

Note that this will be very broad due to tolerances of the two junctions which justifies the potentiometer. The squelch transistor is added to discharge the AGC capacitor at the beginning of a read function following the selection transient, thus reducing the time to discharge from the transient using the discharge \( T \).

The amplifier phasing allows for an N type J FET. If we put an attenuator stage ahead of our linear amplifier then we can close the loop.
A much better analysis is given by Victor and Blockman as published (Proc IEEE Vol 48 No 234-239, Feb 1960). There they show the T to be modified by the gain of the loop. Or in other words, increasing the loop gain widens the lock bandwidth for fixed T.

A further note on bandwidth is illustrated below by Fig. 10.14C. The ACC is basically a Type 0 loop hence the steady state error is constant. As the modulation frequency increases and so from the head-disc interface variations, the ACC control decreases above the -7dB value. Two parameters need to be considered:

1. The ability of the loop to achieve steady state deflection on the bandwidth hence if we want fast settling time we need a wide bandwidth.

   Should also be noted that the head signal is the carrier or sample rate. If the frequency of the complex filter within the bandwidth of the closed loop ACC circuit the we get sine problem causing instability of the loop.

2. We might concern ourselves with the therefore the lowest frequency head signal excepted gives the bandwidth of the loop hence the rise time of the controlled transient. Secondly we might concern ourselves with the peak shift caused by the ACC feedback signal ramp when showing from gain 1 to gain 2 in response to a step change in input amplitude. Interestingly enough the amount of peak shift is not a function of the rate of rise of the ramp as originally suspected but is simply a function of the head signal frequency itself.
In other words, the peak shift in degrees is constant for any frequency at each peak, the value of which decreases with increasing cycle number. The attenuation action may be written

\[ K \frac{d\sin wt}{dt} = V_0 \quad \text{EQ 10.85a} \]

To find the peak shift, we can solve for \( V_0 \) peak as a function of \( t \). Or better still, more accurately, if we differentiate the equation 10.85a, we can substitute for zero \( V_0 \) (approximately 5 minutes).

\[ \frac{dV_0}{dt} = K \left( \frac{K \sin wt}{\cos wt + \sin wt} \right) \]

Let \( \frac{dV_0}{dt} = 0 \): \[ 0 = K \cos wt + K \sin wt \]

\[ -K \cos wt = K \sin wt \]

\[ 1 = \frac{-K \sin wt}{K \cos wt} = -\frac{1}{\tan wt} \]

\[ \tan wt = -\tan wt \]  

Solving this equation \( \tan wt \) as a function of \( t \) will give each point where the peak occurred, which will show the first peak to occur around \( 26.1^\circ \), the second \( 11.52^\circ \), the third \( 7.01^\circ \), and so on, meaning that no matter what the phase of the ramp was, the peak shift is fixed at each peak, diminishing with increasing cycles. Therefore, use of an ASC system will add peak shift to the first few bits.

A further implication of Victor and Callman's paper is that the greater the control accuracy the higher the required gain and the larger the required \( T \) to maintain the same bandwidth.
The Application of Linear Servo Theory to the Design of AGC Loops*  
W. K. VICTOR† AND M. H. BROCKMAN†

Summary—An analytical technique for designing automatic gain control (AGC) circuits is presented. This technique is directly applicable to high-gain high-performance radio receiving equipment. Use of this technique permits the designer to specify the performance of the AGC system completely with respect to step changes in signal level, ramp changes in signal level, frequency response, receiver gain error as a function of receiver noise, etc., before the receiver is constructed and tested. When used in conjunction with the statistical filter theory the technique has been used to synthesize optimal AGC systems when the characteristics of the signal and noise are appropriately defined.

The mathematical derivation of the closed-loop equations is presented. The resulting expressions are simple and easy to understand by anyone acquainted with linear servo theory. Furthermore, the underlying assumptions used in theory have been tested experimentally, and the close agreement between theory and experiment attests the usefulness of the design technique.

AUTOMATIC gain control (AGC) is a closed-loop regulating system which automatically adjusts the gain of a receiver to maintain a constant signal amplitude at the receiver output. The AGC loop is normally capable of operating over a very wide range of signal input levels. When the signal is narrow-band and its amplitude is detected synchronously, the loop is capable of performing efficiently in the presence of wide-band noise. The purpose of this paper is to derive the basic equations of the AGC loop which minimize the mean square error in the estimate of receiver gain when the signal level, noise level, and transient performance are specified.

Fig. 1 is a block diagram showing the principal elements of the AGC loop with the waveform equations at various points in the loop. The desired output of the receiver is unity. The amplitude of the signal \( a(t) \) is expressed as a fraction with respect to unity. The gain of the receiver is expressed as (attenuation)\(^{-1} \), or \( 1/a^*(t) \). When \( a(t) = 1 \), \( a^*(t) = 1 \); the gain is unity, and the receiver output is also unity. When \( a(t) = 0.1 \), for example, \( a^*(t) = 0.1 \), the gain is \( 1/a^*(t) = 10 \), and the receiver output is unity. The attenuation of the receiver is introduced as a useful concept because it is the attenuation of the receiver that is required to follow the changes in signal level. The variation in attenuation of the receiver is some function of the control voltage \( b \); thus, the receiver may be considered as a voltage-controlled attenuator. This idea is expressed in block diagram form in Fig. 2.

Fig. 2 illustrates a recognition of the fact that the output of the AGC loop is the receiver attenuation \( a^*(t) \) and that this output signal is required to match the input signal \( a(t) \) with a minimum error. The synchronous detector is easily eliminated because it does nothing more than frequency-translate the signal and the noise \( n(t) \) from the carrier frequency \( \omega_c \) to zero frequency, or dc. In proceeding from Fig. 1 to Fig. 2 it should be noted that the two circuits are mathematically equivalent; the solution for the output attenuation \( a^*(t) \) is

\[
\text{Func } Y \left\{ \left[ 1 - \frac{a(t)}{a^*(t)} \right] + \frac{n'(t)}{a^*(t)} \right\}
\]

in each case. The diagram is rearranged to provide a better understanding of what actually takes place when the loop is functioning.

The next step in the analysis is to choose a function for the variation of receiver attenuation with control voltage. If \( b \) is the control voltage (see Fig. 3), \( F(b) \) is chosen to be \( 10K_Aa^{b/2} \); \( K_A \) is a constant associated with the attenuator (or amplifier) and has the dimension \( \text{db/volt} \). Although \( F(b) \) is highly nonlinear, it should be noted that \( \log F(b) \) is a linear function.
Having made the decision (see Fig. 3) that the attenuator characteristic should be linear in decibels, the function \(1 - a(t)/a^*(t)\) is studied and found to be approximately equal to 20 \(\log_{10} a(t)/a^*(t)\) over the range of 3 db, or 30 per cent variation in \(a^*(t)\). Therefore, the differencing function in Fig. 2 can be replaced by the logarithmic amplifier in Fig. 3 without altering the nature of the loop, providing the loop error does not exceed 3 db. (This limitation is similar to the requirement in automatic phase-control systems that the phase error not exceed 30°.) Within this restriction, then, Fig. 3 is a true representation of the AGC loop, and \(K_D\) is the constant associated with the logarithmic amplifier in \(\text{db}^2/\text{v}^2\). The equation of the loop as indicated in Fig. 3 is

\[
a(t)_{\text{new}} - a(t)_{\text{old}} = K_D \left( a(t)_{\text{old}} - a^*(t) \right) + \frac{a(t)}{a^*(t)}
\]

where

\[
a(t)_{\text{new}} = 20 \log_{10} \frac{a(t)}{a^*(t)} = \text{amplitude of signal expressed in \text{db}}
\]

with respect to unity

\[
a^*(t)_{\text{new}} = 20 \log_{10} \frac{a^*(t)}{a^*(t)} = \text{attenuation of receiver in \text{db}}
\]

with respect to unity

This equation can be solved for \(a^*(t)\) by taking the logarithm of both sides and, for convenience, expressing the answer in decibels relative to unity. When this is done

\[
a^*(t)_{\text{new}} = K_D K_A Y \left[ a(t)_{\text{new}} - a^*(t)_{\text{new}} \right] + K_A Y \frac{n'(t)}{a^*(t)}
\]

It is now apparent that when the signal level and the receiver attenuation are expressed as a logarithm, the AGC loop becomes a linear system. This system is shown in Fig. 4 and may be simplified still further to the system shown in Fig. 5. The problem has been reduced to the standard servo problem indicated in Fig. 6 and can be solved for the \(H(s)\) which gives the minimum rms error in receiver gain.

This problem has been solved using the Weiner methods outlined in a previous paper. The input signal was...
assumed to be in the form of small step changes in amplitude. The transient error was defined as the infinite time integral of the squared error:

$$\text{transient error} = \int_0^\infty [a(t)_{\text{due}} - a^*(t)_{\text{due}}]^2 dt$$

and was assumed to be independent of the amplitude noise. The additive noise is assumed to be essentially flat over the spectrum, producing a gain-jitter, \( \sigma_N^2 \), which is

$$\text{gain error due to noise} = \frac{1}{2\pi} \int_0^{\infty} |H(s)|^2 \Phi_N(s) ds.$$ 

The closed-loop transfer function which minimizes the gain-jitter while holding the transient error to a specified maximum value is of the form

$$H(s) = \frac{1}{1 + \frac{1}{K_B} s}$$

where \( K_B \) is a parameter in sec\(^{-1} \) which depends upon the amplitude step and the noise spectral density. The solution of the loop equation for filter \( Y \) yields \( Y(s) = K_B/s \), a pure integrator. If the loop gain is high, \( 1/s \) may be approximated by \( 1/(1+rs) \), a low-pass filter. Solving for \( H(s) \) yields

$$H(s) = \frac{GY(s)}{1 + GY(s)} = \frac{1}{\left(\frac{1}{G} + 1\right) + \frac{\tau}{G} s + \frac{1}{G} s}$$

where \( G \) is the dimensionless product of \( K_D \) and \( K_A \) and is greater than 10.

To demonstrate the usefulness of the theory and the validity of the assumptions made in linearizing the loop, three experiments were performed on the AGC loop of a particular synchronous receiver.

1) The frequency response of the loop was measured using sine-wave variations in the input signal level.
2) The transient response of the loop was measured using exponential changes in the input signal level.
3) The rms error in receiver gain was measured as a function of the input-noise spectral density.

The AGC loop forming a part of this system is similar to the diagrams shown in Figs. 1 through 6. The filter \( Y \) is a low-pass filter having essentially a single time constant of 0.4 second. The loop gain has been measured at several different values of input signal level and varied from 60 for a -40-db signal level to 38 at -80 dbm. However, over a signal-level range of 3 to 6 db, the gain is essentially constant.

**Frequency Response**

Using the measured values of gain, the frequency response of the AGC loop was calculated for signal levels of -40, -60, and -80 dbm, and the curves have been plotted in Figs. 7, 8, and 9. The frequency response of the loop was then measured using a sine-wave modulating voltage which attenuated the carrier approximately 2.5 db. The measured points are plotted in Figs. 7, 8, and 9 for comparison with the calculated curves. The experimental data may be observed to agree generally within 1.5 db of the calculated curve.

**Transient Response**

The transient response of the AGC loop to an exponential change in input signal level of magnitude \( \Delta a \) under the restrictions outlined above can be determined by using transform relation

$$A^*(s) = H(s)A(s)$$

where \( A(s) \) = Laplace transform of the input signal and \( A^*(s) \) = Laplace transform of the resultant output signal or

$$A^*(s) = \frac{1}{\left(1 + \frac{1}{G}\right) + \frac{\tau}{G} s} \times \frac{\Delta a}{s(1 + \tau_{in})}$$

where \( \tau_{in} \) = rise time of the input signal.

The solution of this equation expressed as a function of time is

$$a^*(t)_{\text{due}} = \frac{\Delta a_{\text{due}}}{1 + \frac{1}{G}} \left[ 1 - \frac{1}{\tau_{in}} e^{-\left(t/\tau_{in}\right)} - \frac{G}{\tau} e^{-\left(t/\tau_{in}\right)} \right]$$

where \( a^*(t)_{\text{due}} \) represents the resultant change in receiver attenuation. The amplitude of the input signal \( \Delta a \) is expressed in decibels. Using the measured values of loop gain, the transient response of the AGC loop was calculated for a 3-db exponential change in signal level at input signal levels of -40 and -80 dbm. The calculated AGC output is plotted in Figs. 10 and 11 as resultant change in receiver attenuation.

The transient response of the AGC loop was then measured by introducing known changes in the input signal level and recording the resultant AGC output (see Figs. 10 and 11). The change in input signal level was accomplished using a current-controlled microwave ferrite attenuator which was varied by a step change in control current. The rise time of the input signal change was 4 to 5 times faster than the rise time of the resultant AGC voltage change. The measured AGC voltage change was expressed as db attenuation change using the measured value of \( K_A \). The experimental results are plotted in Figs. 10 and 11 for comparison with the calculated curves. The experimental data agree with the calculated results to within 0.5 db.
Fig. 7—Frequency response of AGC loop; input signal level = -40 dbm.

Fig. 8—Frequency response of AGC loop; input signal level = -60 dbm.

Fig. 9—Frequency response of AGC loop; input signal level = -80 dbm.

Fig. 10—Transient response of AGC loop.

Fig. 11—Transient response of AGC loop.
RMS Error in Receiver Gain

The operation of the AGC loop was analyzed with random noise jamming, and the root-mean-square (rms) error in receiver gain was calculated. An experiment was then performed using a synchronous receiver to determine if the AGC system performed according to the theory. The analytical method is presented first.

The mean square error for the linear system with an error spectral density of \( \Phi_n(\omega) \) is given by

\[
\sigma^2 = \frac{1}{2\pi} \int_{-\infty}^{\infty} \Phi_n(\omega) |H(j\omega)|^2 d\omega.
\]

(1)

If the system is considered to be distortionless with respect to the signal, the mean square error can be written as

\[
\sigma^2 \text{ distortionless} = \frac{1}{2\pi} \int_{-\infty}^{\infty} \Phi_n(\omega) |H(j\omega)|^2 d\omega
\]

(2)

where \( \Phi_n(\omega) \) is the noise spectral density at the input in units determined by those of the signal, and \( H(j\omega) \) is the system transfer function (dimensionless).

The jamming noise was assumed to have an rms amplitude of \( N \) volts and a flat spectral density of

\[
\Phi_n(\omega) = \Phi_n(0) \left[ \frac{\Delta a(FS)}{\Delta a'(0)} \right]^2 \left( \frac{N}{S} \right)^2 \frac{1}{2B_N} \text{cos} \omega
\]

(3)

where

\( \Delta a(FS) \) = full-scale value of the gain error curve = 12 volts,

\( \Delta a'(0) \) = slope of the error curve in volts/db at zero gain displacement for the signal level under investigation,

\( S \) = rms amplitude of the signal in volts, and

\( 2B_N \) = the effective bandwidth of the input noise.

\[
\sigma^2 \text{ distortionless} = \Phi_n(0) \frac{1}{2\pi} \int_{-\infty}^{\infty} |H(j\omega)|^2 d\omega \text{ db}^2
\]

(4)

\[
= \left[ \frac{\Delta a(FS)}{\Delta a'(0)} \right]^2 \left( \frac{N}{S} \right)^2 \frac{1}{2B_N} \int_{-\infty}^{\infty} |H(j\omega)|^2 d\omega \text{ db}^2
\]

(5)

where

\[
2B_L = \frac{1}{2\pi} \int_{-\infty}^{\infty} |H(i\omega)|^2 d\omega,
\]

and the approximate AGC loop transfer function is given by

\[
H(j\omega) = \frac{1}{1+j\omega \frac{r}{G}}
\]

(7)

where

\( r = 0.4 \text{ second}, \)

\( G = \text{gain of the AGC loop, dimensionless} = K_D K_A; \)

and

\( K_D = \text{AGC detector constant expressed in volts/db,} \)

\( K_A = \text{constant associated with the gain of the receiver expressed in db/volt.} \)

The rms error in receiver gain is obtained by taking the square root of (5).

\[
\sigma \text{ distortionless} = \frac{\Delta a(FS)}{\Delta a'(0)} \times \frac{N}{S} \times \sqrt{\frac{2B_L}{2B_N}} \text{ db rms.}
\]

(8)

Eq. (8) appears in graphical form in Fig. 12 for the receiver under test. Superimposed on the graph are the measured values for comparison purposes. Agreement between measured and calculated values is within 1 db.

**CONCLUSION**

AGC systems utilizing synchronous detection may be analyzed with considerable accuracy using the simple theoretical approach outlined here. The assumptions made in linearizing the AGC loop are valid for noise-free and noise-perturbed signals alike, and the analytical technique is a useful design tool.

The ability to achieve this goal is based on the recognition that an almost linear relationship exists between signal level and receiver attenuation when they are both expressed in decibels relative to unity. With the establishment of this fact, more advanced noise theory may be directed toward the synthesis of optimum AGC systems.
LINEAR AMPLIFIERS

\[ \alpha = \frac{1}{12.45} = 0.079 \]  
(EQ 10.72)

\[ V_{\text{REF}} = \frac{7.5 \times V_{\text{REF}}}{4} \]  
(EQ 10.73)

\[ V_{\text{err}} = 4 \times V_{\text{REF}} - V_o \]  
(EQ 10.74)

\[ V_o = V_{\text{in}} \left( V_{\text{control}} - \alpha \right) \left( 60 \times 3.162 \right) \]  
(EQ 10.75)

\[ V_{\text{control}} = V_{\text{err}} \left( \frac{-1}{RCS + 1} \right) \times 2.66.6 \]  
(EQ 10.76)

\[ V_{\text{err}} = 4 \times V_{\text{REF}} - V_{\text{in}} \left( V_{\text{err}} \times \frac{1}{4} \times \frac{1}{RCS + 1} \right) \times \left( 2.66.6 \right) \times \frac{1}{60} \times \frac{1}{3.162} \]  
(EQ 10.77)

\[ V_{\text{err}} = \frac{4 \left( 7.5 \times V_{\text{REF}} \right)}{1 + V_{\text{err}} \times \left( \frac{1}{RCS + 1} \right) \times \left( 2.66.6 \right) \times \frac{1}{60} \times \frac{1}{3.162}} \]  
(EQ 10.78)

\[ V_{\text{err}} = \frac{30}{1 + V_{\text{err}} \times \left( 199.91 \times \frac{1}{RCS + 1} \right)} \]  
(EQ 10.79)

\[ V_o = V_{\text{in}} \left( V_{\text{err}} \times \frac{1}{4} \times \frac{1}{RCS + 1} \right) \times \left( 2.66.6 \right) \times \frac{1}{60} \times \frac{1}{3.162} \]  
(EQ 10.80)

\[ V_o = V_{\text{in}} \left( V_{\text{err}} \times 0.999 \times \frac{1}{RCS + 1} \right) \]  
(EQ 10.81)

\[ V_o = \frac{(V_{\text{err}}) \times (199.918) \times V_{\text{in}}}{RCS + 1} = \frac{V_{\text{err}} \times 0.999 \times 10^3 \times V_{\text{in}}}{RCS + 1} \]  
(EQ 10.82)

\[ V_o = \left[ \frac{30 \times V_{\text{err}} \times \frac{1}{199.918}}{1 + V_{\text{err}} \times \left( 199.918 \times \frac{1}{RCS + 1} \right)} \right] \times \left[ 1.991 \times 10^5 \times \frac{1}{RCS + 1} \right] \]  
(EQ 10.83)

\[ V_o = \frac{30 \times (1.991 \times 10^5) \times V_{\text{err}}}{RCS + 1 + V_{\text{err}} \times (199.918)} \]  
not correct

which is unconditionally stable

\[ V_o = \frac{5.997 \times 10^5}{RCS + 1 + 1.991 \times 10^3} = \frac{5.997 \times 10^5}{RCS + 20.991} \]  
(EQ 10.84)

\[ V_o = \frac{5.997 \times 10^5}{RCS + 1 + 1.991 \times 10^3} = \frac{5.997 \times 10^5}{RCS + 20.991} \]  

11.29
LINEAR AMPLIFIERS

FILTERS

Since our ability to determine the peak of the pulse resulting from a magnetic transition depends on differentiation then we need to concern ourselves with noise. The input stage including the head is the main source of this noise. Some of the noise is white, while the remainder is pink as it results from both the head impedance times the amplifier noise current plus any diode currents and the media noise. Particulate media is the main culprit. The frequencies of this latter noise falls in the bandpass of interest and beyond. We can improve the signal-to-noise ratio by filtering out that noise above the bandwidth of interest. We also know that the head signal contains harmonics which are required in order to maintain the signal PW$_{50}$ and therefore resolution. For example, if we lost the 3$^{rd}$ harmonic then the PW$_{50}$ would be widened, and the resolution would drop, and the voltage time rate of change at the peak would be lessened giving poorer peak detection. The filter roll off characteristics then are important to us. There are several different filter types that we could choose from besides the constant K and M derived types. The best candidates are the Butterworth, Butterworth Thompson, and the Bessel. The Chelbyhev has ripple in both phase and gain, therefore, is useless to us unless we want to use the ripple as some kind of correction for existing anomalies. The Butterworth has very desirable amplitude characteristics which are maximally flat in the pass band and roll off with a well-defined corner depending on the number of elements. The Bessel filter has a very long drawn out roll off which does affect the amplitude of frequencies somewhat removed from the poor corner. The Butterworth Thompson is a

11.30
LINEAR AMPLIFIERS

compromise between the Butterworth and the Bessel filter. In regards to Phase and Group Delay the three filters are rated differently. The Bessel filter has maximally flat group delay and the Butterworth doesn't. The Butterworth Thompson is again a compromise. Now it is obvious that flat magnitude characteristics are desirable due to the relationship among the pertinent harmonics. The Maximally flat phase and group delay characteristics are not so obvious. If we were to take a fundamental cosine wave and add to it a third harmonic such that the peak of both start together as in Fig. 10.27,

\[ V = A \cos \omega t + B \cos 3 \omega t \]  

(EQ 10.86)

then we will obtain a waveform very similar to our head signal in Region 2 containing shoulders. Now if we were to repeat our graphical analysis with the third harmonic shifted by a constant angle \( \phi \) then we can

\[ V = A \cos \omega t + B \cos (3 \omega t + \phi) \]  

(EQ 10.87)

see there is peak and shoulder distortion. The peak distortion includes both amplitude and peak position Fig. 10.16. Now our main concern is the peak as it defines the center of the bit or transition; therefore, if we cause unequal phase delay, then we lose peak timing information accuracy. As can be seen from Figure 10.15, if our filter introduces amplitude reduction of the third harmonic, then the signal PW50 widens and if our filter introduces unequal group delay then we have peak shift.

11.31
**Fig 10.15**

30% Third Harmonic Effects on Fundamental (Symmetrical Shoulders)

**Fig 10.16**

30% Third Harmonic -30° Shifed and Effects on Fundamental (Non-Symmetrical Shoulders)
LINEAR AMPLIFIERS

It is obvious that the Butterworth filter preserves the amplitude but distorts the group delay. The Bessel filter will widen the PW50 a little but maintains the peak in position. Most filters designed for disc drives use the Butterworth filter with a phase correcting filter in series. Some use the Bessel but wonder why the shoulders climb up the waveform as shown in Fig. 10.16. The answer lies not so much in the amplifier but in the head. If we go back to Chapter 3 where we discussed the head circuit and Chapter 6 where we discussed the Read Circuit we can see that the head is a two pole filter as shown again in Figure 10.17.

The output voltage is determined from the series paralleled network.

\[ V_o = \frac{V_{in} \left( \frac{1}{s^2} + \frac{R}{Ls} \right)}{\frac{1}{s^2} + \frac{1}{sRC} + \frac{1}{sC}} = \frac{V_{in} \left( \frac{1}{s^2} \right)}{\frac{1}{s^2} + \frac{1}{sRC} + \frac{1}{sC}} \]

\[ V_o = \frac{V_{in} \left( \frac{1}{s^2} \right)}{R + \frac{1}{sRC} + \frac{1}{sC}} \]

The phase characteristics of this circuit are not linear, or maximally flat group delay, therefore, phase distortion is added to the head signal. When we design filters to provide the characteristics we need, the head circuit forces a different compromise. The use of phase correcting filters allows use of the Butterworth filter without degradation of the PW50 or the peak position. There are other approaches that are presently being pursued which involve spectral shaping which narrow the PW50 while maintaining the peak position. These approaches permit higher transition densities by
LINEAR AMPLIFIERS

eliminating or greatly reducing the peak shift due to pulse crowding at a small cost of increased noise. Curves can be generated relating the improvements and degradation as a function of the degree of slimming. We will not pursue this form of filter here but it might be a worthwhile study as it has definite advantages. (Mr. D. Huber is very familiar with this approach.) The design of these filters has been made easy by several authors of Filter Synthesis books.


The Phase correction filters or Phase equalizers are the subject of several texts. Chapter 17 of *Electronic Designers Handbook* by Landee Davis and Albrecht published by McGraw-Hill, 1957, is a good source.

Because the head circuit is part of the total gain and phase response, the determination of the amount of phase correction required must be obtained from the signal itself rather than as input sine wave to the amplifier. There are two sources. The first is the position of the shoulders on the head signal. If they are symmetrical around the base line then the phase is correct. If the shoulders are not symmetrical but are above and below the baseline, then correction is required. The amount can be determined by the position of the shoulder compared to a graph, but this is rather sloppy as it neglects the phase distortion of the differentiator.
LINEAR AMPLIFIERS

The best method requires the use of a current passing near the gap of the head which generates a voltage according to the relationship \( \frac{KND\phi}{dt} \).

The flux generated by the current in the wire is loosely coupled to the head core which causes a voltage to be developed in the head coil that can be amplified. The phase measurements at various frequencies can then be plotted if we remember to subtract the 90° associated with the flux to voltage conversion. The oscillator must be a true sine wave type with very low distortion. Function generators have substantial harmonics and cannot be used. The series resistor is equal to the \( Z_0 \) of the generator therefore \( I \) wire is

\[
I_{\text{wire}} = \frac{V_{\text{sig gen}}}{Z_0} = \frac{V_{\sin \omega t}}{Z_0} = K_1 \Phi_{\text{wire}} \quad (\text{EQ 10.90})
\]

\[
V_{\text{head}} = K_L N K_1 \frac{dI}{dt} = K_1 N K_L \frac{d}{dt} \left( \frac{V_{\sin \omega t}}{Z_0} \right) \quad (\text{EQ 10.91})
\]

\[
= \frac{\omega N K_1 K_L V_{\sin \omega t}}{Z_0}
\]

Care must be taken to keep track of the phase expected thru the amplifier stage by stage including the linear differentiator of the Detector. For constant group delay, the phase must be a direct function of frequency.

\[
\Theta_{F_1} = \frac{F_1}{F_2} \Theta_{F_2} \quad (\text{EQ 10.92})
\]

Any fixed delays should be subtracted first. (Cable or delay line)
**Fig 10.17**
HEAD SIGNAL FILTER

**Fig 10.18 A**
TEST CIRCUIT FOR HEAD S RESPONSE AND PHASE LINEARITY FOR THE TOTAL AMPLIFIER AND FILTER.

**Fig 10.19**
TYPICAL WAVEFORM WITH POOR RESOLUTION $F_1$ AND $F_2$

**Fig 10.20**
SIGNAL ENVELOPE WITH POOR RESOLUTION AFTER AGC ACTION
LINEAR AMPLIFIERS

The design of the phase correction circuits must force compliance to Eq. 10.92 for all the frequencies possible with the code used, including the third harmonic. (Any signal that exists should drive)

Notice that the voltage output is an increasing function of frequency as shown in Eq. 10.91; therefore, care must be taken to maintain linearity. To plot the magnitude one must divide by \( F \) first. This will result in a very good check on the Read damping factor if the Bandwidth of the Pre Amplifier is wider than 10 times the self resonance of the head. In this case the plot must be taken at the output of the Pre Amplifier so as to not include the effects of the filters. Any series coupling capacitors must be taken into consideration.

The above measuring technique is very valuable and has been used for many years. If the amplifier bandwidth is less than 10 times \( \text{FRES}_{\text{HEAD}} \) then a graphical solution can be obtained if the gain and phase characteristics of the Pre Amplifier are known.

One last problem that can be discussed is the affect on the AGC circuits of a signal in Region 2. Here the various head signals have amplitudes as a function of frequency. If a signal was composed of a series string of groupings of frequencies that are wider than the \( \frac{\pi}{2} \) of the AGC filter then we have introduced an amplitude modulation not present in the original signal. Consider the case of two frequencies, one at the 90\% point on the BPI curve, Fig. 4.3, and the second at the 70\% point as shown in Fig. 10.19, for a 20\% amplitude difference. The AGC circuit on encountering the 90\% amplitude signal will reduce the gain then on entering the area of the 70\% signal will increase the gain again. The result is a signal with 11.35
LINEAR AMPLIFIERS

double the amplitude modulation in the area just following the change. This is shown in Figure 10.20.

Obviously this is undesirable due to the low amplitude remaining just following the 90% to 70% change at B. Also the high amplitude at A will affect the linearity range required of the amplifier. (shown dotted)

One solution to this dilemma is to provide a filter before the full wave rectifier, but not in the main signal path to the detector, that will correct the amplitude differences. Here phase distortion and amplitude distortion are of no concern only equality of peak amplitude. Going back to the resolution -- our signal will have a resolution of \( \frac{70}{90} \) or 77.7%.

We can introduce a frequency sensitive impedance in the emitter circuit to control the gain just as we did for the differentiator of Fig. 9.13A.

If we do, we can write some equations that relate resolution to the gain required.

\[
Resolution = \frac{V_{HF}}{V_{LF}} = \frac{G_{LF}}{G_{HF}} = \frac{Z_{e \, HF}}{Z_{e \, LF}} \quad (EQ \ 10.93)
\]

\[
\frac{Z_{e \, HF}}{Z_{e \, LF}} = \frac{X_{C \, HF}}{X_{C \, LF}} \quad \frac{\sin \Theta_{HF}}{\sin \Theta_{LF}} = \frac{X_{C \, HF}}{X_{C \, LF}} \quad \frac{\sin \left( \tan^{-1} \frac{X_{C \, HF}}{R} \right)}{\sin \left( \tan^{-1} \frac{X_{C \, LF}}{R} \right)} \quad (EQ \ 10.94)
\]

11.36
LINEAR AMPLIFIERS

\[
\frac{F_H}{F_L} \left[ \frac{\sin \left( \frac{F_H}{F_L} \frac{X_{c, HF}}{X} \right)}{\sin \left( \frac{F_H}{F_L} \frac{X_{c, HF}}{R} \right)} \right] = \sqrt{1 + \left( \frac{\frac{F_H}{F_L} \frac{X_{c, HF}}{R}}{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}} \right)^2}
\]

\[
\text{substituting } \sin \alpha = \frac{\tan \alpha}{\sqrt{1 + \tan^2 \alpha}}
\]

\[
\frac{F_L}{F_H} \left[ \frac{\frac{F_H}{F_L} \frac{X_{c, HF}}{R}}{\sqrt{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}}} \right] = \frac{X_{c, HF}}{R} \sqrt{1 + \left( \frac{\frac{F_H}{F_L} \frac{X_{c, HF}}{R}}{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}} \right)^2}
\]

\[
\frac{Z_{HF}^2}{Z_{LF}^2} = \text{RES}^2 = \frac{1 + \left( \frac{X_{c, HF}}{R} \right)^2}{1 + \left( \frac{\frac{F_H}{F_L} \frac{X_{c, HF}}{R}}{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}} \right)^2}
\]

\[
\text{RES}^2 \left[ 1 + \left( \frac{\frac{F_H}{F_L} \frac{X_{c, HF}}{R}}{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}} \right)^2 \right] = 1 + \left( \frac{X_{c, HF}}{R} \right)^2
\]

\[
1 - \text{RES}^2 = \left( \left( \frac{\frac{F_H}{F_L}}{1 + \frac{F_H}{F_L} \frac{X_{c, HF}}{R}} \right) \text{RES}^2 - 1 \right) \left( \frac{X_{c, HF}}{R} \right)^2
\]

\[
\frac{X_{c, HF}}{R} = \sqrt{\frac{1 - \text{RES}^2}{\left( \frac{F_H}{F_L} \right)^2 \text{RES}^2 - 1}}
\]
LINEAR AMPLIFIERS

From Equation 10.101 we can calculate the ratio of \( X_c \) to \( R \) at the highest frequency which in turn gives the required correction if that ratio is used to obtain

\[
\Theta_{hf}^{\text{feedback}} = \tan^{-1} \left( \frac{X_c}{R} \right)
\]

(EQ 10.102)

\[
A_{cor}^{hf} = \frac{R_c \sin \Theta_{hf}}{X_c}
\]

(EQ 10.103)

The result then is an AGC system that does not introduce any modulation to the output waveform but retains the original resolution. One point of interest is that in disc drives where the resolution is a function of radius then the resolution must be taken from a compromise track between, but not necessarily half way between, the inner and outer radius where the resultant modulation has minimum effect.

We have now discussed the linear amplifier in which we included the Region of operation in our discussion as to the blocks required. We found that where a percentage amplitude is not required for detector operation then a simple amplifier and phase corrected filter is all that is necessary. Where a percentage amplitude is required for detector operation, such as in gate generators, then AGC or some kind of amplitude controlled clipping or gate sensing level is required as well as the phase corrected filters. We also provided a means to maintain the poor signal amplitude characteristics while using AGC. The latter circuit is also useful for driving amplitude controlled clipping or gate level sensing circuits instead of a fixed level.
**Fig 10.21**

Combined Gain, 3 Pole (Butterworth) Filter, All Pass Lattice Filter. (Current Input Style)

Butterworth Filter has $Z_0$ of $R$

All Pass Lattice has $Z_0$ of $2R$

Two capacitors provide single ended as well as differential filtering.

**Fig 10.22**

Combined Gain, 3 Pole Butterworth Filter, All Pass Lattice Filter, (Voltage Input Style)
Fig 10.25. Region 1 or 2 block diagram of entire read channel

Fig 10.23. The four basic filter configurations
LINEAR AMPLIFIERS

Figures 10.21 shows a typical filter amplifier block. It can be used to replace one of the three blocks we designed back in Fig. 10.8. The filter design is for a current input which we have with a common emitter amplifier using emitter feedback. If we chose a voltage input filter then we must use either an emitter follower driver as shown in Figure 10.22 or by loading the collectors of an amplifier with a load resistor equal to the filter impedance then we can convert a current to a voltage. Note that the voltage input filter must be terminated on both ends, therefore, the gain is half unless the impedance is doubled (see Figure 10.24).

Figure 10.23 shows the four basic types of filters. Each must be terminated with its characteristic impedance Z₀. The type is determined by the input and the number of poles. Figure 10.23A shows a current input and four (even) poles, therefore, the output will be a current feeding Z₀. Figure 10.23B is again a current input with five (odd) poles, therefore the output is a voltage feeding Z₀. The next figure 'C' is of a voltage input filter with four (even) poles, therefore, it has a voltage output to Z₀. Similarly, Figure 10.23D is a voltage input with 3 poles (odd), therefore, a current output feeding Z₀.

Any filter may be used depending on the design. The current input type is handy as it can be used directly in the collector of our standard linear amplifiers thus minimizing the number of transistors required. The function of the Phase correction filter can also be made a part of the low pass filter by making its Z₀ equal to two times the Z₀ of the low pass filter. This is shown in Figures 10.21, 10.22, and 10.24. Although there are several forms of the All Pass filter, the most desirable is that shown in Fig. 10.26A and B. Two types are shown. Each of these can be matched to the low pass Z₀. The first, A, provides a shift of 180° as a function of frequency.
FIG 10.24
VOLTAGE INPUT 4 POLE FILTER VARIATION

FIG 10.26 A 180° ALL PASS LATTICE

FIG 10.26 B 360° ALL PASS LATTICE
LINEAR AMPLIFIERS

The second provides a 360° change as a function of frequency and can be altered as to the rate of change depending on the ratio of its elements. This is discussed in the reference. The number of poles of the low pass filter depends on the slope of the roll off required. But it also affects the phase error rate of change which forces either a 360° All Pass Lattice or less poles in the Low Pass. Such is the case in many designs where the low pass uses only three poles. Sometimes some degree of phase correction can be performed by using either or both lead and lag circuits in the emitter feedback path. When calculating the phase error one must be totally aware of the time delays of the circuit as well as the time phase shift. For example the propagation delay of a circuit and a transmission line can be referred to as many degrees of phase shift at a particular frequency which will change linearly with frequency. Since the lead is a 2πf delay filter, it must be included in the overall phase measurement therefore the typical technique used in Fj 10.18A must be used. Now there is a phase associated with \( V_L \) and \( \theta \) where \( \theta \) is directly associated with the current in the wire therefore there is a +90° phase angle to be accounted for. A technique to make the measurement using a gain phase meter first requires...
LINEAR AMPLIFIERS

The second provides a 360° change as a function of frequency and can be altered as to the rate of change depending on the ratio of its elements. This is discussed in the reference. The number of poles of the low pass filter depends on the slope of the roll off required. But it also affects the phase error rate of change which forces either a 360° All Pass Lattice or less poles in the Low Pass. Such is the case in many designs where the low pass uses only three poles. Sometimes some degree of phase correction can be performed by using either or both lead and lag circuits in the emitter feedback path.
One of the variations is the use of separate or different filters for the
gate and peak sensing channel, as shown in Fig. 10.27A and B.

One last type of filter that has some usage is one derived from the delay
line differentiator discussed in Chapter 9; only this time the two are
added directly. The derivation is obtained from the block diagram of
Fig. 10.28

\[ V_o = V_i \omega \left( 1 + e^{-j\omega T} \right) \]  \hspace{1cm} \text{Eq. 10.104}

\[ \frac{V_o}{V_i} = 1 + e^{-j\omega T} = 1 + e^{-j\omega T} \cdot e^{-j\omega T} = \frac{e^{j\omega T}}{e^{j\omega T}} + \frac{e^{-j\omega T}}{e^{-j\omega T}} \]  \hspace{1cm} \text{Eq. 10.105}

\[ = \frac{e^{j\omega T} + e^{-j\omega T}}{2} = 2 \left( \frac{e^{j\omega T} + e^{-j\omega T}}{2} \right) e^{-j\omega T} \]  \hspace{1cm} \text{Eq. 10.106}

and from \( \cos \theta = \frac{e^{j\theta} + e^{-j\theta}}{2} \) \hspace{1cm} \text{Eq. 10.107}

we get \( 2 \left( \cos \frac{\omega T}{2} \right) e^{-j\omega T} \) \hspace{1cm} \text{Eq. 10.108}

which is a filter with no phase shift except a fixed delay. It is used
particularly in spectral shaping or in circuits that require no phase shift.
An implementation of the filter is shown in Fig. 10.30.
FIG 10.27A
BANDPASS SHAPING FOR EACH CHANNEL

FIG 10.27 B
BANDPASS SHAPING FOR GATE CHANNEL (why?)

FIG 10.28
DELAY T

FIG 10.29
MAGNITUDE OF \( Z(\cos \frac{\omega T}{2}) e^{j\omega T/2} \)

FIG 10.30
IMPLEMENTATION OF COSINE MAGNITUDE FILTER

CORRECTED 1/15/31
There is a class of full wave rectifiers that needs no temperature compensation. These are the differential type where the Vbe and/or diode drops are symmetrical and therefore cancel. The circuit of Fig. 10.31 can be designed for any compatible level as long as the input has no offset and is a true differential input. The attack and decay can be tailored, but squelch is difficult due to the lack of a reference, unless a MOS Fet is used directly across the capacitor. The chopper transistors will not work due to the base current. The optional capacitor, $C_2$, around the op amp may be added, in addition to the capacitor, $C_1$. One nicety is that $C_2$ provides equal attack and decay, while $C_1$ provides the sample storage which is at a higher bandwidth than the op amp can handle. The second circuit, Fig. 10.32, uses a multiplier configuration. Again, the same comments regarding squelch and $C_1$ and $C_2$. Careful balance is required of the two current sources, $I_1$ and $I_2$, for correct operation.

Between the AGC control of amplitude with fixed percentage gate references and fixed gain with a level controlled reference type detectors, the AGC versions are preferred due to their being under closed loop control, while the signal level controlled gate reference is open loop, meaning that under worse case conditions the reference can wander all over the place.

Back in the section on AGC we presented equations, 10.69, to describe the attack and decay of the AGC. This becomes very important when we consider the signal amplitude envelope resulting from a read. Up to now we have mostly only considered the individual pulses, or just a few in a row. Here we need to discuss the effect of variations in amplitude as a function of magnetic coating thickness and dispersion. Quite often the amplitude modulation is significant and in order to recover all the transitions written each and every pulse must be detected.
FIG 10.31
Differential Full Wave Rectifier and Filter

FIG 10.32
Multiplier, Full Wave Differential Rectifier and Filter
FIG 10.31
DIFFERENTIAL FULL WAVE RECTIFIER AND FILTER

FIG 10.32
MULTIPLIER, FULL WAVE DIFFERENTIAL RECTIFIER AND FILTER
In Fig. 10.33, at A, there is a 50% amplitude reduction and at B a 100% loss due to a hole in the media. We should be able to recover transition pulses down to around 15% remaining. As we discussed the detectors we can see that the time channel (if it has sufficient gain, or, in other words, if this 15% were used as the minimum signal in order to calculate the minimum gain required) will always sense these pulses. The problem is the Gate Generator. For Region 1 we can see that the clipping level must include the lowest amplitude expected but not low enough to add false pulses due to noise. In Region 2 the Gate Generator becomes even more of a problem due to the compromise between the center bit of a triple, Fig. 9.22, and the remaining signal in a defect, such as A, Fig. 10.33. In order to assist the detection of these pulses, then, the AGC must be able to follow the modulation. As most AGC circuits in use in radio have fast attack and slow decay, it is easily seen that we cannot tolerate this behavior. If our AGC circuits were designed to have equal attack and decay of sufficient bandwidth to follow the types of defects we want to allow, or are forced to use, then the clipping level, or sense level (depending on the Region), need not extend to the lowest levels near the noise. The T, then, must allow the defect to be traversed with minimal change in amplitude. Being a Type 0 loop, it is obvious there must be some error in order to achieve the necessary gain change. Therefore the actual output amplitude change should follow the dotted lines of Fig. 10.34.

The same comments apply if the designer wants to use the amplitude controlled clipping level approach despite the fact that it is open loop. Much effort is lost by attributing loss of recovered data to the clipping or sense level based on the average amplitude of the envelope instead of allowing for the defect.
caused amplitude reductions. With a correctly operating envelope circuit the
clipping level, Region 1, or the sense level, Region 2, may be raised so that
the detector is less susceptible to the noise, yet is fully able to sense all
the pulses.

\[ A \quad B \]

**Figure 10.33**

*Typical signal envelope with defects*

**Figure 10.34**

*Preferred equal T AGC'd signal envelope*
DATA CLOCKING - PHASE LOCKED LOOPS

In early disc drives and tape drives all data clocking was handled by a separate clock track, as shown in Fig. 11.1. As the data density increased the tape skew in tape machines and separate head vibration in disc machines forced a move towards self clocking data codes. Some relief was obtained by breaking up the clock signal into four phases in quadrature and selecting the phase closest to the data on a per record basis. These early data streams contained long strings of no transitions. Therefore they were difficult to use for generating their own clock. Attempts were made, using HiQ ringing amplifiers, to fill in the spaces and gaps; but these all suffered from frequency pulling if the tuned circuits were not exactly tuned to the incoming data frequency. For example, if the data transitions were continuous, then the output phase was a function of the difference between the LC tuned frequency and the data frequency. During periods of no transitions, the clock was equal to the LC tuned frequency. Therefore the phase error would accumulate until the transitions recurred. Variations in disc tape speed prevents exact tuning of these circuits. Fig. 11.2 shows a typical circuit.

The self clocking data codes restricted the maximum spacing between transitions which permitted the use of either single shot controlled data recovery and clocking or, better yet, phase locked loop controlled clocking and recovery. An example of the single shot type is shown in Fig. 11.3A, where the incoming transition pulses include alternate clock and data. The regularly occurring clock transitions establish a gate for the following data transition if it is present. Correct phasing is always established following any cell not containing a data transition such as at D₂ in Fig. 11.3B.
FIG 11.1
SEPARATE CLOCK TRACK DATA CLOCKING

FIG 11.2
TYPICAL CLOCK RINGING AMPLIFIER

FIG 11.3 A
DUAL SINGLE SHOT CLOCKING OF F.M. DATA
By far the better clock generating circuits are the phase locked loops. There are four basic types. The type number for the closed loop is obtained from the characteristic equation. This equation is derived from the basic block diagram shown in Fig. 11.4. The type number is equal to the number of poles at the origin of \( G(s) \).

The equation for the Basic Phase Locked Loop is given in EQ 11.1.

\[
\frac{\phi_e}{\phi_i} = \frac{G(s)}{1 + G(s)} = \frac{K_s K_P K_F K_A K_0 \frac{1}{s}}{1 + K_s K_P K_F K_A K_0 \frac{1}{s}} \tag{EQ 11.1}
\]

\[
C.E. = 1 + K_s K_P K_F K_A K_0 \frac{1}{s} \tag{EQ 11.1A}
\]

where

- \( K_s \) is the sample rate expressed as \( \frac{2\pi F_s}{2\pi F_{osc}} \) (EQ 11.1A)
- \( K_P \) is the phase detector gain expressed as either volts per radian or amps per radian, depending on the circuit used
- \( K_F \) is the gain of the filter in standard LaPlace notation
- \( K \) is the gain of the amplifier expressed as either volts per volt, volts per amp, amps per volt, or amps per amp - again depending on the circuit used to interface the filter to the oscillator
- \( K \) is the gain of the oscillator which can be expressed as radians per second per volt or radians per second per amp, depending on the circuit

The frequency to phase conversion is simply \( \frac{1}{s} \) — a mathematical integration.
**Fig 11.3 B**

Dual Single Shot Clocking of F. M. Data

**Fig 11.4**

Basic Block of a Phase Locked Loop
FIGURE 11.5
Type 1 Second Order Step Response

FIGURE 11.6
Type 2 Second Order Step Response

FIGURE 11.7

FIGURE 11.8

FIGURE 11.9

FIGURE 11.10
The type number is determined by the number of poles at the origin of \( G(s) \) for unity feedback and \( H(s)G(s) \) for non unity feedback. Thus, the single "s" in the denominator of EQ 11.2 indicates a Type 1 loop.

\[
G_s = \frac{1}{s(Ts+1)} \tag{EQ 11.2}
\]

\[
G_v = \frac{(Ts + 1)}{s^2(T_2s + 1)} \tag{EQ 11.3}
\]

and a Type 2 for EQ 11.3.

The order of the loop is determined from the highest order of the characteristic equation, which is the denominator of EQ 11.1, as \( 1 + G(s) = 0 \) (C.E.)

Picking up the equation \( G(s) \) of 11.2 in EQ 11.4,

\[
\text{C.E.} = 1 + \frac{1}{s(Ts+1)} = 0 \tag{EQ 11.4}
\]

we get

\[
s(Ts+1) + 1 = Ts^2 + s + 1 \tag{EQ 11.5}
\]

which states the circuit to be second order as \( S \) is squared.

Similarly, EQ 11.3 would be a third order when evaluated.

We can now evaluate the error conditions for various inputs.

\[
\Phi_{\text{error}} = \Phi_{\text{in}} - \Phi_{\text{out}} = \Phi_{\text{in}} - \Phi_{\text{err}}(G_s) \tag{EQ 11.6}
\]

\[
\Phi_{\text{err}} = \frac{\Phi_{\text{in}}}{1 + G(s)}
\]
For a step change in input phase, in radians, \( \mathcal{L}(\Phi_w) = \frac{\Phi}{s} \) \( \text{ (EQ 11.7)} \)

Therefore
\[
\Phi_{err} = \frac{\Phi}{s(1 + G_0)} \quad \text{evaluated at } t = \infty \quad s = 0
\]

For a Type 0 loop where \( G(s) \) is

\[
G(s) = \frac{K}{Ts + 1}
\]

\[
\Phi_{err} = \lim_{s \to 0} \left[ \frac{s \Phi_{\infty}}{s(1 + \frac{K}{Ts + 1})} \right] = \lim_{s \to 0} \left[ \frac{s(Ts + 1)(\Phi_0)}{Ts^2 + (1 + K)s} \right] \quad \text{ (EQ 11.8)}
\]

which is a constant \( \frac{\Phi_0}{1 + K} \)

For a Type 1 loop, where \( G(s) \) is

\[
G(s) = \frac{K}{s(Ts + 1)}
\]

\[
\Phi_{err} = \lim_{s \to 0} \left[ \frac{s \Phi_{s}}{s(1 + \frac{K}{Ts + 1})} \right] = \lim_{s \to 0} \left[ \frac{s \Phi_0 (Ts + 1)}{Ts^2 + s + K} \right] \quad \text{ (EQ 11.9)}
\]

which is zero

For a Type 2 loop where \( G(s) \) is

\[
G(s) = \frac{K(T_2 s + 1)}{s^2(T_2 s + 1)}
\]

\[
\Phi_{err} = \lim_{s \to 0} \left[ \frac{s \Phi_0}{s(1 + \frac{K(T_2 s + 1)}{s^2(T_2 s + 1)})} \right] = \lim_{s \to 0} \left[ \frac{s \Phi_0 s(Ts + 1)}{Ts^3 + s^2 + K(T_2 s + 1)} \right] \quad \text{ (EQ 11.10)}
\]

which is 0.
Similarly, for a Type 3 loop where $G(s)$ is

$$G_0 = \frac{K(T_2s + 1)(T_3s + 1)}{s^3(Ts + 1)}$$

Similarly, for a Type 3 loop where $G(s)$ is

$$\phi_{aw} = \lim_{s \to 0} \left[ \frac{s \phi_s}{s(1 + \frac{K(T_2s + 1)(T_3s + 1)}{s^3(Ts + 1)})} \right] = \lim_{s \to 0} \left[ \frac{s \phi_s s^2(Ts + 1)}{s^3(Ts + 1) + K(T_2s + 1)(T_3s + 1)} \right]$$

which is, again, 0.

For a ramp change in input phase

$$L \Phi_{aw, \infty} = \frac{\phi_\infty}{s^2}$$

Starting with a Type 0,

$$\phi_{aw, ss} = \lim_{s \to 0} \left[ \frac{s \phi_s}{s^2(1 + \frac{K}{Ts + 1})} \right] = \lim_{s \to 0} \left[ \frac{s \phi_s(Ts + 1)}{s^2(Ts + 1) + Ks^2} \right]$$

which is continually increasing towards infinity.

For a Type 1

$$\phi_{aw, ss} = \lim_{s \to 0} \left[ \frac{s \phi_s}{s^2(1 + \frac{K}{s(Ts + 1)})} \right] = \lim_{s \to 0} \left[ \frac{s \phi_s s(Ts + 1)}{s^3(Ts + 1) + Ks^2} \right]$$

which is a constant $\frac{\phi_\infty}{K}$

12.5
For Type 2

\[ \Phi_{\text{err}} = \lim_{s \to 0} \left[ \frac{s \Phi_a}{s^2 \left( 1 + \frac{K(T_s + 1)}{s^2 (T_s + 1)} \right)} \right] = \lim_{s \to 0} \left[ \frac{s \Phi_a s^2 (T_s + 1)}{s^2 (T_s + 1) + KS^2(T_0 + 1)} \right] \quad (\text{EQ 11.14}) \]

which is zero.

And for a Type 3

\[ \Phi_{\text{err}} = \lim_{s \to 0} \left[ \frac{s \Phi_a}{s^2 \left( 1 + \frac{K(T_s + 1)}{s^2 (T_s + 1)} \right)} \right] = \lim_{s \to 0} \left[ \frac{s \Phi_a s^2 (T_s + 1)}{s^2 (T_s + 1) + KS^2(T_0 + 1)(T_0 + 1)} \right] \quad (\text{EQ 11.15}) \]

which is zero.

We can also evaluate the various types for an accelerated phase changing input where

\[ L(\Phi_a) = \frac{\Phi_a}{s^3} \quad (\text{EQ 11.16}) \]

wherein we find that the various errors are for a Type 0 and Type 1 infinite, Type 2 constant, and Type 3 zero, which can be determined by the reader from

\[ \Phi_{\text{err}} = \lim_{s \to 0} \left[ \frac{s \Phi_a}{s^3 (1 + \Phi_0)} \right] \quad (\text{EQ 11.17}) \]
We can make a table for the various conditions and types

<table>
<thead>
<tr>
<th></th>
<th>Type 0</th>
<th>Type 1</th>
<th>Type 2</th>
<th>Type 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Step</td>
<td>(\frac{\Phi_0}{K})</td>
<td>0</td>
<td>(A_k)</td>
<td>0</td>
</tr>
<tr>
<td>Ramp</td>
<td>0</td>
<td>(\frac{\Phi_k}{K})</td>
<td>0</td>
<td>(A_k)</td>
</tr>
<tr>
<td>Accele</td>
<td>0</td>
<td>(\frac{\Phi_a}{K})</td>
<td>(A_k)</td>
<td>0</td>
</tr>
</tbody>
</table>

if we remember that to convert from phase to frequency we multiply by \(S\), as shown in EQ 11.18, and from frequency to phase we divide by \(S\) they then cancel and we have our same table.

\[
\lim_{s \to 0} \left[ \frac{S \Phi_0}{S(s(1+\frac{k}{s(T+1)})}} \right] = 0
\]

for a Type 1 step change in frequency.

When we choose between the various types, then, it is desirable to have all input variations result in zero phase error. This only occurs for a Type 3, but in practice the 'accelerated phase' condition, if it occurs, is only for a short time. Therefore, as the Type 2 is easier to build, it is preferred. This is borne out in testing, comparing the two in disc drives.

As we developed the equations for \(G(s)\) for the various types the reader may have noticed the addition of zeros for Types 2 and Types 3. This needs explanation. The Nyquist criteria requires the phase shift to be more positive than \(-180^\circ\) at the point of the zero db gain crossing of the open loop \(G(s)H(s)\). For Type 0
and Type 1 the maximum phase shift is -90° and -180° respectively, at infinity. For Type 2 the phase shift starts out at -180° and heads towards -270° following the pole. To make it stable, a zero has to be added before the pole. For Type 3 the starting phase is -270° heading towards -360° due to the pole. The addition of two zeros before the pole brings the phase above the -180° required for stability. In all cases the pole is not required but is usually present due to stray effects.

The addition of these poles and zeros introduces another parameter called 'order.' The order of the circuit is determined from the order of Characteristic Equation, or the denominator of Eq 11.1, \( (C.E.) \)

\[
1 + G(s)H(s) = 0
\]

(Eq 11.19)

For example, if \( H(s) \) for unity feedback and \( G(s) \) were \( \frac{K}{s(Ts+1)} \), then

\[
Ts + 1 + K = 0 = Ts^2 + s + K
\]

(Eq 11.20)

which is a second order equation, hence the term 'Type 1 second order' when referring to that circuit (see also Eq 11.5). First order and second order circuits are well described in the literature and there exist many curves and equations relating their behavior. Third order and above are more difficult to predict, except as the entire equation is evaluated on a computer. The tradeoffs are not easily seen, as with the second order circuits.

For example, second order circuits can be described in terms of \( \xi \) and \( \omega_n \) and are easily changed to obtain the required responses. Figs. 11.5 and 11.6 show the step response of Type 1 second order and Type 2 second order, respectively.
The open loop Bode plots for several configurations are shown in Figs. 11.7 through 11.12. These are not the only ones possible but are representative. In each case notice the stability criteria constraints. In Figs. 11.7, 8, 9, 10, and 11 the circuits would be unconditionally stable and in Fig. 11.12 it is stable only if the gain goes to zero well before the phase reaches \(-180^\circ\).

In Fig. 11.11 stability is only achieved if the gain goes to zero between the zero and pole. Due to stray capacitances the stability of Figs. 11.10 and 11.12 are questionable but predictable. The circuit used to obtain Fig. 11.10 is quite popular and is often used in the trade publications.

The -3db bandwidth in radians/sec is given for a Type 1 second order system as

\[ \omega_{-3db_1} = \omega_n \sqrt{1 - 2 \frac{j}{\omega_n} + \sqrt{2 - 4 \frac{j}{\omega_n} + 4 \frac{j^2}{\omega_n^2}}} \] (EQ 11.21)

and for a Type 2 second order circuit as

\[ \omega_{-3db_2} = \omega_n \sqrt{1 + 2 \frac{j}{\omega_n} + \sqrt{2 + 4 \frac{j}{\omega_n} + 4 \frac{j^2}{\omega_n^2}}} \] (EQ 11.22)

The settling time for a step response (within 5%) for a Type 1 second order system is approximately

\[ t_{setting} \approx \frac{4}{\xi \omega_n} \] (EQ 11.23)

The curves of Figs. 11.5 and 11.6 correctly predict this behavior.
The Bode plot of Fig. 11.11 requires some further treatment as the presence of the added pole makes it a Type 2 third order, which is not so easily discussed. The Characteristic Equation is

\[ C.E. = 1 + \frac{K(T_2s + 1)}{s^2(T_3s + 1)} = 0 \]  
(EQ 11.24)

\[ T_3s^3 + s^2 + K T_2s + K = 0 \]  
(EQ 11.25)

We will return to this later, after we have demonstrated the difficulty.

Our best approach is to provide circuits to fill the blocks and then design several loops as examples.

\( \phi \) Detectors

The phase detector takes two forms, either the non-harmonic type or the harmonic type. The first is the kind usually used in frequency synthesizers for continuous waveforms. There are several forms. We will restrict ourselves to only the digital forms, as they fit the circuit blocks we might use. The second are insensitive to missing cycles or pulses such as occur in a data stream. The first kind develop false errors if a cycle is missed. Since we need both kinds, we will develop several of each. The test of a phase detector's function is the phase transfer curve, which relates the detector's response to various phase errors.
Fig 11.11

$K(5T_2+1) \over 5^2(5T_2+1)$

Fig 11.12

$-\pi$ $+\pi$

Fig 11.13 A

Quadrature Non Harmonic $\Phi$ Detector

Fig 11.13 B

Waveforms for Quadrature

Fig 11.13 C

Phase Transfer Curve for Quadrature Detector

Fig 11.14 A

'D' Non Harmonic $\Phi$ Detector

Fig 11.14 B

'D' Non Harmonic $\Phi$ Detector Waveforms
Non Harmonic

There are two forms of these. The first always produces both UP and DOWN errors. The average of these two errors becomes the error signal. The phase reference is \( \pi/2 \) radians; therefore they are called quadrature phase detectors. Examples of these are the exclusive "OR" circuit or the multiplier configuration which is a current exclusive or output device.

In Fig. 11.13B we can see the operation. Any phase shift to the left (early) or to the right (late) causes a shift in the area of the UP or the DOWN error which, when filtered, produces the desired error. The circuit has no dead band as a result of the two errors always being present (see Fig. 11.13C).

The second form are the "in phase" versions. They produce an error referenced to the edge of the waveforms. The circuit of Fig. 11.14A is one of these. This circuit is useful but suffers from some dead band due to setup and propagation times. Also, the filter must be able to handle very narrow pulses when the phase errors are near the phase reference. As also the logic family chosen must be able to handle the pulse widths (Fig. 11.14C). The circuit of Fig. 11.15A does not exhibit dead band and is therefore preferred. There are commercial versions of these available; the Motorola MC4044 and 12040 being typical. These have similar waveforms to those discussed. Again, dead band and logic speed need consideration, particularly when the logic response times are an appreciable part of the duty cycle as this increases the tolerances or phase jitter, which can be referred to as spurious sidebands, in the closed loop operation.
Fig 11.15 A
Dead Band Elimination Version

Fig 11.15 B
Waveforms for Non Dead Band \( \Phi \) Detector

Fig 11.15 C
Phase Transfer Curve for Non Dead Band \( \Phi \) Detector

Fig 11.16 A
Harmonic \( \Phi \) Detector

Fig 11.16 B
Harmonic \( \Phi \) Detector Waveforms

Fig 11.16 C
Phase Transfer Curve
Harmonic Phase Detectors

These detectors are required for data synchronization due to the nature of the data. A stream of ones and zeros require insensitivity to the missing data. The detectors already discussed fail in that they produce false "DOWN" error at the missing data time. The design of this class of phase detector includes circuits that allow the phase detector to work for one cycle following an input pulse.

One version of this is shown in Figs. 11.16A, B, and C. The circuit is similar to the non dead band version just discussed except that a gate has been added to condition the lower "D" F.F. clocked by the oscillator. The delay must be equal to, or slightly less than, one-half period of the oscillator plus 1 logic delay "C-Q" and 1 "D" setup time. The difficulty of this approach is that the input frequency has some tolerance due to tape speed or rotating discs. Therefore the phase transfer curve has a truncation at the leading edge of the input pulse. If the total delay were greater than a half period plus the other two delays then there could occur a false down error of \( \pi \) or greater, depending on the location of the following pulse. The circuit of Figs. 11.17A, B, C, is no better off as it also requires a delay. Here the incoming data sets both the UP and the DOWN error simultaneously. The UP is reset by the fixed delay and the DOWN is reset by the oscillator. The resultant error is the difference in area of the two waveforms. The reference \( \phi \) is the output of the delay line. The delay required to reset the UP FF must be equal to or less than one half an oscillator period. If it is greater, then the phase transfer curve is distorted in that the DOWN error is shortened at the previous oscillator edge instead of the correct edge for a late pulse. Fig. 11.18. For delays shorter
**Fig 11.17A**
Second Harmonic \( \Phi \) Detector

**Fig 11.17B**
Second Version Harmonic \( \Phi \) Detector Waveforms
than half the oscillator period the phase transfer curve is truncated. As can be seen, the need for a conditioning circuit causes the phase transfer curve to be less than ideal due to the fixed delays versus the variable oscillator period and/or the input frequency.

**Detector Interface**

The output of all the phase detectors illustrated so far are voltage pulses. The interface to the filter sometimes calls for a current. If this is the requirement then the voltage output must be converted to a current. Where narrow pulse widths are expected, as will occur in the circuits of Figs. 11.14, 11.15, and 11.16, the current conversion circuit must have very wide bandwidth. Current switches of both polarities are often used, such as in Fig. 11.19, or a small capacitor can be added to a resistive convertor to "store" some of the energy of narrow pulses before integration, such as in Fig. 11.20. This will become more obvious as we discuss filter circuits. The gain of these detectors are $\frac{V_{Logic\ Swing}}{V_{swing}}$ for the voltage circuits and $\frac{I}{I_{max}}$ for the current switch forms.

Another type phase detector is the sample and hold. It requires a time varying voltage driven by the oscillator, which is always of the same slope and a sample circuit. These are inherently Harmonic detectors in that the sample is always initiated by the incoming data. The pulse width of the sample gate must be small compared to the oscillator half period. Also the ramp must be symmetrical around some reference. Some phase locked loops are built around a ramp oscillator which automatically provides the time varying ramp. One problem with unislope ramps is that a very fast return edge is required. This could be a very fast capacitor discharge (Fig. 11.22) or it could be a 180° phase reversal.
of a symmetrical triangular wave (Fig. 11.23). The latter type are easily obtained from the oscillator by using an amplifier similar to that which we developed to handle two separate inputs as in Fig. 10.4.

The sample gate must be able to handle the full swing of the ramp and pass the charging or discharging currents into the hold capacitor within the period of the sample. There are two kinds. The first is illustrated in Fig. 11.24 and is a transformer driven diode bridge. It can handle both the positive and the negative portions of a ground referenced symmetrical ramp, as well as the discharge and charge currents of the holding capacitor for bidirectional samples.

Another form that is currently popular is the analog switch shown in Fig. 11.25. This circuit has series resistance and therefore requires careful consideration of the RC time constants of the hold capacitor and $R_{ds, on}$ of the Fet. The phase transfer characteristics of these circuits is shown in Fig. 11.26. The limitations are the sample period and the bandwidth restrictions to the fast return slope.

There are no commercial versions of harmonic phase detectors available. However, the non harmonic types already referred to can be made harmonic by the addition of the enable gate structure shown in Fig. 11.16A that is made to block the oscillator input in the absence of data via an AND gate or the reset input to the lower "D" FF.
TRUNCATED DOWN ERROR DUE TO
DELAY > \frac{T}{2}

FIG 11.18

CURRENT SWITCH INTERFACE

FIG 11.19

VOLTAGE-CURRENT & FILTER

FIG 11.20

SAMPLE GATE & DETECTOR

FIG 11.21

WAVEFORMS

FIG 11.21 A
Oscillators
These are all either voltage or current controlled oscillators. Their purpose is to produce an output frequency that is a function of some control input. They can take the form of controlled multivibrators, controlled LC oscillators, or controlled sawtooth oscillators. There are a large number of commercial types available and many other circuits using discreet components that can be built. Except for the linear LC type oscillator, their frequency period is subject to the noise around a threshold amplitude where the level of charge on a capacitor is used as one extreme of the oscillator output swing. Some commercial types require very careful power supply filtering or isolation in order to reduce their susceptibility to injection locking, even though separate pins are provided for the oscillator power and the output driver powers inputs. Very careful layout and component placement is required for best stability or minimum phase jitter. This is particularly true for the control input which is the error voltage or current.

A voltage controlled multivibrator may be constructed from a bidirectional SS circuit with positive feedback. The circuit is shown in Fig. 11.27 and can be designed for either ECL outputs or T2L output, depending on the positive supply and the resistor ratios $R_1, R_2$ used for the clamp. Sensitivity can be altered by changing the ratio between $R_3, R_4,$ and $R_5$. As the value of $R_3$ is lowered, the change in frequency as a function of the control voltage is smaller.

The frequency is determined by the clamp voltage, the current source values, and the capacitor value.
**Fig 11.24**
Sample Gate Circuit

**Fig 11.25**
Analog Switch Sample Gate

**Fig 11.26**
Phase Transfer Curve for Ramp Sample Gate

**Fig 11.27**
Discrete + IC Type Multivibrator

**Fig 11.28**
Multivibrator Oscillator with Voltage Control or I Control
Another ECL oscillator can be built using the line receiver 10116. Here the discharge current for the capacitors is provided from the four emitter return resistors supplied from the control voltage.
A simplified schematic is shown in Fig. 11.29A. If we refer to the waveforms of 11.29B, then we can see the operation of the oscillator. The most positive level is clamped by the output emitter followers. The actual voltage is determined by the Vbe drop resulting from the emitter current. The other side of the capacitor would normally be pulled down to around -1.8 volts, but the capacitor will not allow this change until sufficient charge is accumulated via the resistors and the control voltage. The non-conducting base, B3, voltage will be held steady at -0.6 volts while the conducting base, B7, will be pulled above 0 volts by the action of the capacitor. The capacitor discharges to the point where the base voltages are equal, which initiates the reversal. The gain of the other stages increases the slope of the RC waveforms around the transition region in order to improve stability. One of the greatest concerns is that the base voltage of the conducting transistor is above ground while its collector is around -1.0 volts, clearly saturated.

A sawtooth oscillator can be built using discrete components. One of its biggest problems is the flyback circuit and the time for flyback. It is shown in Fig. 11.30A. Saturation storage time can be minimized by using gold doped transistors or schottky clamps. The flyback transistor base pulse width is controlled by the propagation time thru the comparator and can be extended by the use of a capacitor C2.

The frequency is controlled by the current source Q1 as controlled by the control voltage Vc. The peak of the waveform exceeds the comparator voltage due to the comparator response time. The base drive for Q2 is increased by the emitter follower Q3. As can been seen, there are a lot of tolerances or dependencies that affect the frequency. These type oscillators can only be used
Fig 11.29A
Simplified circuit diagram

The above is to show that this circuit has poor frequency control as the discharge is also a function of the forward biased base-collector junction and is therefore device and temperature sensitive.
RAMP OSCILLATOR VOLTAGE CONTROLLED FREQUENCY

OSC

+4V

-0V

COMP.

F.F.

RAMP OSCILLATOR WAVEFORMS
for "low" frequency work meaning below a few Mega Hertz. Above this, the flyback time takes an appreciable portion of the cycle thereby altering the phase transfer curve of the phase detector. Some of the commercial versions include the M(4024; 1648, 1658, 74S124, and 74LS124). Of these the MC1648 is an LC version oscillator that requires a voltage variable capacitor to control the frequency. Data for these are contained in their respective data sheets and will not be discussed here.

The gain of the oscillators is expressed in radians per second per volt, or radians per second per amp. depending on the type filter.

**Filters** The purpose of the filter is primarily to provide some bandwidth limitations while providing the desired poles and zeros for stability. If we look at \( G(s) \), it contains a single \( S \) term in the denominator from the frequency to phase conversion. This by itself provides a pole at the origin making a type 1 loop without adding any other components. The response time of the loop to a step change in phase is shown for second order systems back in Figs. 11.5 and 11.6. Knowing the overshoot permitted and the response time for settling, the bandwidth can be obtained from the graphs. The filters take three basic forms.

The first filter, Fig. 11.31A, interfaces the logic blocks producing the up and down errors as voltage pulses. Its transfer function is stated below. The effect of \( C_1 \) is to capture the narrow error pulses that the OP amp cannot respond to.

\[
V_{ur} = I_1 \left( \frac{R}{2} + \frac{1}{c_1 s} \right) - I_L \left( \frac{1}{c_1 s} \right) \tag{EQ 11.29}
\]

\[
O_v = -I_1 \left( \frac{1}{c_1 s} \right) + I_L \left( \frac{1}{c_1 s} + \frac{R}{2} \right) \tag{EQ 11.30}
\]

12.18
Fig 11.31 A
VOLTAGE PULSE & ERROR FILTER
TWO POLES ONE ZERO

Fig 11.31 B
CURRENT SWITCH & ERROR FILTER 2 POLES 1 ZERO

Fig 11.31 C
SAMPLE AND HOLD FILTER
SAMPLE + 1 POLE

Fig 11.31 D
CURRENT SWITCH & ERROR FILTER 1 POLE 1 ZERO
\[ I_2 = \begin{vmatrix} R_1 + \frac{1}{c_1 s} & V_{in} \\ -\frac{1}{c_1 s} & 0 \\ R_1 + \frac{1}{c_2 s} & -\frac{1}{c_1 s} \\ -\frac{1}{c_1 s} & R_1 + \frac{1}{c_2 s} \end{vmatrix} = \frac{V_{in}}{c_1 s \left( \frac{R_1}{c_1} + \frac{R_1}{c_2 s + 1} \right)} \]  

\[ I_2 = \frac{V_{in}}{c_1 s \left( \frac{R_1}{c_1} + \frac{R_1}{c_2 s + 1} \right)} = \frac{V_{in}}{R_1 \left( \frac{R_1}{c_1} c_1 s + 1 \right)} \]  

\[ I_F = \frac{V_0}{R_2 + \frac{1}{c_2 s}} = \frac{V_0 c_2 s}{R_2 c_2 s + 1} \]  

For an ideal op amp, \[ I_2 = I_F \]  

\[ \frac{V_{in}}{R_1 \left( \frac{R_1}{c_1} c_1 s + 1 \right)} = \frac{V_0 c_2 s}{R_2 c_2 s + 1} \]  

\[ \frac{V_0}{V_{in}} = K_F = \frac{R_2 c_2 s + 1}{R_1 c_1 s \left( \frac{R_1}{c_1} c_1 s + 1 \right)} \]
Notice that this filter has a zero at $\frac{1}{R_2C_2}$, a pole at $\frac{1}{R_1C_1}$, and a gain of $\frac{1}{R_1C_2}$.

The filters of Fig. 11.31B can be analyzed by considering the voltage out is

$$V_o = I_o \cdot Z_F = I_o \left( \frac{1}{C_1} \left( \frac{1}{C_2} \cdot s + \frac{1}{R} \right) \right)$$

(EQ 11.37)

$$Z_F = \frac{RC_2s + 1}{C_2s + C_1s + RC_1C_2s^2}$$

(EQ 11.38)

$$= \frac{RC_2s + 1}{S \left( \frac{R C_1 C_2}{C_1 + C_2} \right) s + 1}$$

(EQ 11.39)

Which is a pure, integrator, a zero at $\frac{1}{RC_2}$, a pole at $\frac{RC_1C_2}{C_1+C_2}$, and a gain of $\frac{1}{C_1+C_2}$. As can be imagined, the added $S$ in the denominator can be used to change a type 1 to a type 2 loop.

The filter of Fig. 11.31C can be similarly analyzed. Here the input is a voltage $v_0$ such as might be stored on a holding capacitor $C_1$

$$V_o = \frac{V_i}{C_1} \cdot \frac{1}{C_2} \cdot s = \frac{V_i}{C_1} \cdot \frac{1}{C_2} \cdot s + \frac{1}{C_1} \cdot s + \frac{1}{C_2}$$

$$= \frac{V_i}{S \left( \frac{R C_1 C_2}{C_1 + C_2} \right) s + 1}$$

(EQ 11.40)

$$= \frac{V}{\left( \frac{R C_1 C_2}{C_1 + C_2} \right) s + 1}$$

(EQ 11.41)
Again there is a single pole at $\frac{1}{RC_c c_2}$, and a gain of $\frac{1}{c_1 + c_2}$. This would be fine for a type 1 system as it does not introduce a pole at the origin. The filter of Fig. 11.31D is for use with a current input

$$v_o = I_{in} Z_f$$

$$Z_f = \frac{1}{c_2 s} + R = \frac{R C_2 s + 1}{C_2 s}$$

(EQ 11.42)

which is a single zero at $\frac{1}{RC_2}$ and a pole at the origin. This particular filter is not reliable at high frequencies due to stray capacitance, which makes it look like EQ 11.39 where $C_2$ is $C_1$ of EQ 11.42 and $C_1$ is the stray capacitance in parallel.

There are many other variations that could be desired depending on our requirements. For our examples we will use the filters of Fig. 11.31A and B. The filters can be used if the pole associated with the stray capacitance is far removed from the zero. The last remaining block is the sample rate block. Usually with a data stream there are at least two (a maximum and a minimum) pulse rate that are subharmonics of the oscillator frequency, Therefore, there is a maximum gain and a minimum gain to be specified. Both cases should be calculated. The loop performance usually requires the maximum peak overshoot response to occur at the maximum gain therefore this value must be used to establish the loop conditions. The sample rate gain is

$$\frac{W_{sample}}{W_{osc}} = \frac{2\pi F_{sample}}{2\pi F_{osc}} = \frac{F_{sample}}{F_{osc}}$$

(EQ 11.43)

for the filters we will be using or if we used the zero order hold circuits
such as 'sample and hold' the gain is

\[
\frac{\sin \left( \frac{\pi w}{w_s} \right)}{\frac{w}{w_s}} \left[ 1 - \frac{\pi}{w_s} \right]
\]

(EQ 11.44)

where \( W \) is the radians per second of interest and \( W_S \) is the radians per second of the sample rate.

The design of a Type 2 phase locked loop is shown in Fig. 11.32. We will first specify the loop. The input shall be \( f_i = 2.5 \) MHz. It shall have a maximum peak overshoot of no more than 5\% and a response time of 2.0 \( \mu \)s to within \( \pm \) 5\%.

The oscillator shall run at 5.0 MHz and shall be able to capture within \( \pm \) 20\% of 5.0 MHz and be able to follow frequency excursions of \( \pm \) 5\%.

If we look at the graph of Fig. 11.6, we see that a \( \omega \) of 2 meets the criteria of 5\% maximum overshoot. The error comes within \(-5\%\) at around a \( \omega t = 0.5 \). Since we want to settle within \( \pm 5\% \) in 2 \( \mu \)s, then

\[ \omega t = 0.5 \]

\[ \Rightarrow \frac{0.5}{t} = \frac{0.5}{2 \times 10^{-6}} = 2.5 \times 10^5 \text{ radians} \]

(EQ 11.45)

The gain of the oscillator is determined from the curve, Fig. 11.33, for the MC 1658. If we choose a nominal control voltage of -0.7 volts, the FC product is 950. For a frequency of 5.0 MHz, the capacitor must be

\[ \frac{950 \text{ MHz} \cdot \text{pf}}{5 \text{ MHz}} = 190 \text{ pf} \]

(EQ 11.46)

which can be made up of 180 pf + 10 pf or 180 plus a variable capacitor to fine tune it in. To obtain \( \pm 20\% \) range, the error voltage excursions must
FIG 11.32
COMPLETE PHASE LOCKED LOOP ECL VERSION
PROVISION IS MADE FOR HARMONIC OPERATION

FIGURE 8 - FREQUENCY CAPACITANCE PRODUCT

\[ \text{Frequency Capacitance Product} = \text{N} \times f \times C \]

\[ \text{N} = 11.35 \]

Control Voltage \( V_CX \)

MC 1650 Oscillator
include

\[ q_{50} \pm (950x2) = q_{50} \pm 190 \]  \hspace{1cm} (EQ 11.47)

on the curve. These control voltages represent at 1140, up to -0.45 volts and down to 760 at -0.95 volts. The gain \( K_0 \) of the oscillator is in radians per second per volt

\[ K_0 = \frac{2\pi \left(1200 - 710\right) \text{MHz} \cdot \text{PF}}{(190, \text{PF}) (1.0 - 0.4) \text{V}} = 2.7 \times 10^7 \text{rad/sec. volt} \]  \hspace{1cm} (EQ 11.48)

The gain of the phase detector is

\[ \frac{\Delta V: \text{rad}}{\pi} = \frac{1.737 - 0.955 \text{V}}{\pi} = \frac{0.8525}{\pi} = 0.2713 \text{V/\pi rad} \]  \hspace{1cm} (EQ 11.49)

The gain of the \( K \) sample is

\[ \frac{2.5 \text{ MHz}}{5.0 \text{ MHz}} = \frac{1}{2} \]  \hspace{1cm} (EQ 11.50)

The gain of the filter is \( K_f \)

\[ K_f = \frac{R_2 C_2 S + 1}{R_1 C_2 S \left( \frac{R_1 C_1}{\tau} S + 1 \right)} \]  \hspace{1cm} (EQ 11.56)

To get \( \xi \) and \( \omega_n \) specified, we need to write the entire equation. We will include an attenuator \( K_{oe} \) as we may need it.

\[ \frac{\Phi_0}{\Phi_{0, \omega}} = \frac{G_{(0)}}{1 + G_{(0)}} = \frac{K_\phi K_\delta K_f K_\alpha K_0}{1 + K_\phi K_\delta K_f K_\alpha K_0} \]  \hspace{1cm} (EQ 11.51)
If we look at the characteristic equation of the denominator, we can determine the response

\[ C.E. = R_1 C_2 S^2 \left( \frac{R_1 C_1}{4} S + 1 \right) + \frac{3.66 \times 10^6 K_a}{5} \left( \frac{R_2 C_2 S}{S + 1} \right) \]  

(EQ 11.52)

\[ \frac{R_1^2 C_1 C_2}{4} S^3 + R_1 C_2 S^2 + \frac{3.66 \times 10^6 K_a R_2 C_2 S}{S} + 3.66 \times 10^6 K_a \]  

(EQ 11.53)

which is a third order equation which was forced on us by the inclusion of \( C_1 \) used to improve the response to very narrow phase errors. If we ignored this \( C_1 \) and rewrote the equation making sure in our design that the pole \( \frac{1}{R_1 C_1} \) is more than a decade above the zero, we can proceed with a second order solution.

\[ K_F = \frac{R_L + \frac{1}{C_2 S}}{R_1} = \frac{R_2 C_2 S + 1}{R_1 C_2 S} \]  

(EQ 11.54)

now rewrites equation 11.52

\[ C.E. = 1 + \frac{3.66 \times 10^6}{S} K_a \left( \frac{R_2 C_2 S + 1}{R_1 C_2 S} \right) = 0 \]  

(EQ 11.55)
\[
R_1 C_e \left( s^2 + 3.66 \times 10^6 K_a (R_e C_e) s + 3.66 \times 10^6 K_a \right) = 0
\]  
(EQ 11.56)

\[
s^2 + \frac{3.66 \times 10^6 K_a (R_e C_e)}{R_1 C_e} s + \frac{3.66 \times 10^6 K_a}{R_1 C_e} = 0
\]  
(EQ 11.57)

Therefore,
\[
\sqrt{\frac{3.66 \times 10^6 K_a}{R_1 C_e}} = \omega_0 = 2.5 \times 10^5
\]  
(EQ 11.58)

and
\[
2 \sqrt{\omega_0} = \frac{3.66 \times 10^6 K_a}{R_1 C_e}
\]  
(EQ 11.59)

\[
(2 \times 2 \times 2.5 \times 10^5) = 10^6 = \frac{3.66 \times 10^6 K_a R_2}{R_1}
\]  
(EQ 11.60)

Therefore,
\[
\frac{K_a R_2}{R_1} = \frac{10^6}{3.66 \times 10^6} = 0.273
\]  
(EQ 11.61)

going back to
\[
\omega_0^2 = \frac{3.66 \times 10^6 K_a}{R_1 C_e} = (2.5 \times 10^5)^2
\]  
(EQ 11.62)
Now we know that
\[ \frac{K_a}{R_1 C_L} = \frac{2.5 \times 10^5}{3.66 \times 10^6} = 1.706 \times 10^{-4} \]  \hspace{1cm} (EQ 11.63)

Now we know that
\[ \frac{K_a}{R_1} = \frac{0.273}{R_L} = (1.706 \times 10^{-4}) C_L \]  \hspace{1cm} (EQ 11.64)

If we choose \( C_2 = 1.0 \times 10^{-8} \) farads, then
\[ R_L = \frac{0.273}{(1.706 \times 10^{-4}) (10^4)} = 1.60 \times 10^3 \approx 1600 \Omega \]  \hspace{1cm} (EQ 11.65)

which also means that
\[ \frac{K_a}{R_1} = (1.706 \times 10^{-4}) \]  \hspace{1cm} (EQ 11.66)

so if \( K_a \) were 1, then \( R_1 \) would be
\[ R_1 = \frac{1}{1.706 \times 10^{-4}} = 5.86 \times 10^3 = 5860 \Omega \]  \hspace{1cm} (EQ 11.67)

Therefore we may need an attenuator for interface purposes. Now we have all the parameters we need for design. We should review the change in voltage out of the OP amp to see if it can drive the attenuator for the frequency range since we need some interface to the IC.

If \( K_a = \frac{1}{5} \) then \( R_1 = 1172 \Omega \)  \hspace{1cm} (EQ 11.67A)
Now we know $R_1$, $R_2$, and $C_2$, we can designate the locations of the zero.

\[ \frac{1}{R_1C_2} = \frac{1}{T_2} = \frac{1}{(1.6 \times 10^5)(10^{-8})} = 6.25 \times 10^4 \text{ rad} \]  

\[ \text{or} \quad \frac{6.25 \times 10^4}{2\pi} = 9.94 \times 10^3 \text{ Hz} \approx 10 \text{ kHz} \]

We can now draw the Bode diagram knowing all the information we have. We now need an equation to describe the zero gain crossing $W_{cn}$ of the -40 dB/decade (-12 dB/oct) slope determined by the $s^2$ in the denominator.

\[ \sqrt{K_T} = \sqrt{K_S K_T K_F K_u K_o} = W_{cn} \text{ in radians} \]  

\[ = \sqrt{\left(\frac{1}{2}\right)(0.2713)(\frac{1}{R_1C_2})(\frac{1}{5})(2.7 \times 10^7)} \]

\[ = \sqrt{\frac{1}{2} (0.2713) \left(\frac{1}{(1.172 \times 10^5)(10^{-8})}\right) \left(\frac{1}{5}\right) (2.7 \times 10^7)} = 2.5 \times 10^5 \]  

which checks with EQ 11.45. The zero is located at $6.25 \times 10^4 \text{ rad}$, the phase margin at the 0 dB crossing of the open loop is 86.4 as obtained from Fig. 11.33B and

\[ \phi_m = \tan^{-1} \left( \frac{W_{cn} T_2}{1} \right) = \tan^{-1} \left( \frac{10^4(1.6 \times 10^5)}{1.172 \times 10^{-8}} \right) \]

\[ = \tan^{-1} 16 = 86.4^\circ \]  

We should investigate the phase error that results from using the OP amp. The high frequency gain of the OP amp is $\frac{R_2}{R_1} = \frac{1.60 \times 10^3}{1.172 \times 10^{-8}} = 1.36$
The manual for a µa 741 shows a phase shift, closed loop at a gain of 1.36 of around 45° at 0.7 MHz or 4.4 M rad above α Odb crossing which dictates a loss of about 12.8° phase margin and some increase in overshoot and settling time. The same goes for any pole we might add by placing a C₁ in position.

\[
\angle = \frac{1}{\kappa \cdot C₁} = 10°
\]

(EQ 11.73)

\[
C₁ = \frac{4}{10^2(1.172 \times 10^5)} = 3.1 \times 10^{-8} F
\]

which is the largest capacitor, we could add halfway along the R₁ or at the 586 A to 586 A junction without subtracting more than 5° from the phase margin.

This would place the spread between the zero and pole of \( \frac{\omega P}{\omega Z} = \frac{107}{6.25 \times 10^4} = 160 \)

which is adequate. Now the phase jitter is described by the equation for a step error of \( \Phi \)

\[
\Phi_{\text{step}} = \frac{\Phi_{\text{max}}}{S} \left[ \frac{G(s)}{1 + G(s)} \right] = \frac{\Pi}{S} \left[ \frac{\frac{1}{5} \left( 0.2713 \left( \frac{1}{1.172 \times 10^5} \right) \frac{1}{5} \left( 2.7 \times 10^3 \right) \left( \frac{1.6 \times 10^5 S + 1}{S^2} \right) \right)}{1 + \frac{1}{5} \left( 0.2713 \left( 1.172 \times 10^5 \right) \left( \frac{1}{5} \right) \left( 2.7 \times 10^3 \right) \left( \frac{1.6 \times 10^5 S + 1}{S^2} \right) \right)} \right]
\]

(EQ 11.74)

\[
= \frac{\Pi}{S} \left[ \frac{6.25 \times 10^4 \left( \frac{1.6 \times 10^5 S + 1}{S^2} \right)}{1 + 6.25 \times 10^4 \left( \frac{1.6 \times 10^5 S + 1}{S^2} \right)} \right] = \frac{\Pi}{S} \left[ \frac{6.25 \times 10^4 \left( 1.6 \times 10^5 S + 1 \right)}{S^2 + \left( 6.25 \times 10^4 \right) \left( 1.6 \times 10^5 S + 6.25 \times 10^4 \right)} \right]
\]

(EQ 11.75)

\[
= \frac{\Pi}{S} \left[ \frac{\omega_n^2 \left( 1.6 \times 10^5 S + 1 \right)}{S^2 + 2 \omega_n S + \omega_n^2} \right] = \frac{\Pi}{S} \left[ \frac{6.25 \times 10^4 \left( 1.6 \times 10^5 S + 1 \right)}{S^2 + \left( 6.25 \times 10^4 \right) S + 6.25 \times 10^4} \right]
\]

(EQ 11.76)
The solution is

\[
\mathcal{L}^{-1} \mathcal{Q}_{(o)b} = \pi \left\{ 1 + e^{\frac{\pi}{\sqrt{1-\frac{3}{2}}} \sin \omega \sqrt{1-\frac{3}{2}} t} \right\}
\]

As can be seen as long as we keep the bandwidth up to improve the response to a step change in phase, we introduce 0 errors in the oscillator which always occur when reading written transitions due to both noise and pulse interferences as discussed before. The ideal solution would be a system that would lock up fast and then revert to a low bandpass loop while reading transitions associated with the customers data. This is accomplished by having a preamble prior to the data area to be used for locking the phase locked loop then changing the location of the zero, preferably, to lower the bandpass, and hence the jitter.

Now in the example just cited, the zero is the result of \( R_2 \) and \( C_2 \) around the OP amp. We could change the location of the zero without changing the gain. If we examine \( G(s) \), the gain of the filters is \( \frac{1}{R_1 C_2} \) which means we could lower the zero by only changing \( R_2 \). We could do this with a Fet if we could accept the
transient associated with the $C_{iss}$ of the Fet. If we did this, we could see from the resulting Bode plot that we really need to lower the gain at the same time, in other words we need to lower $W_{cn}$ the same amount that we lower $W_z$, but $W_{cn} = \sqrt{K_e}$; therefore, we need to look elsewhere to do the job or allow greater time for lockup or allow a compromise.

There is a better filter that can easily be used that allows both gain and $T_z$ to be changed by only changing one component. If we use the filter of Fig. 11.31B in conjunction with current converters for the phase detectors, we get interesting results.

$$G(s) = K_s K_P K_F K_e \frac{K_o}{s} \tag{EQ 11.79}$$

Now the gain of $K_P$ is in radians or I source/$\pi$ radians. The gain of the filter is given in EQ 11.39.

$$G(s) = \left(\frac{1}{2}\right) \left(\frac{I_{amp}}{\pi}\right) \left(\frac{R C_L s + 1}{s (C + L) \frac{R C_L}{C + L} s + 1}\right) K_e \left(\frac{2.7 \times 10^5}{s}\right) \tag{EQ 11.80}$$

Therefore, the characteristic equation is

$$C_{E} = 1 + G(s) = 1 + \left(4.27 \times 10^6 \right) (I_{amp}) (K_e) \left(\frac{R C_L s + 1}{s (C + L) \frac{R C_L}{C + L} s + 1}\right) \tag{EQ 11.81}$$

$$= s^2 \left(\frac{R C_L}{C + L} s + 1\right) + 4.27 \times 10^6 I_K e \left(R C_L s + 1\right) \tag{EQ 11.82}$$

12.30
which is a third order equation again. We can take two approaches. The first is the same as before where the pole is widely separated from the zero by at least 100.

\[ T_2 = R C_2 \quad \text{and} \quad T_p = \frac{R C_1 C_2}{C_1 + C_2} \quad \text{(EQ 11.84)} \]

\[ 100 = \frac{T_2}{T_p} = \frac{R C_2}{R C_1 C_2} = \frac{C_1 + C_2}{C_1} \quad \text{(EQ 11.85)} \]

If we take the same parameters as before, the filter would be that of Fig. 11.31D which has an impedance as given in EQ 11.42.

\[ G(s) = \left(4.297 \times 10^6 I K_\alpha \right) \left[ RC_2 s + 1 \right] \quad \text{(EQ 11.86)} \]

\[ C.E. = 1 + \left(4.297 \times 10^6 I K_\alpha \right) \left(\frac{RC_1 s + 1}{C_2 s - 1} \right) \quad \text{(EQ 11.87)} \]

\[ \omega_n = \left(2.5 \times 10^5 \right)^2 = \frac{4.297 \times 10^6 I K_\alpha}{C_2} \quad \text{(EQ 11.88)} \]
\[ W_n = (2.5 \times 10^3)^{2n} = \frac{4.297 \times 10^6 \cdot I \cdot K_n}{C_L} \quad \text{(EQ 11.89)} \]

\[ I \cdot K_n = \frac{C_L (2.5 \times 10^3)^{2n}}{4.297 \times 10^6} = (1.454 \times 10^{-4}) C_L \quad \text{(EQ 11.90)} \]

\[ 2^{2n} \cdot W_n = (2)(2.5 \times 10^3) = 10^6 = \frac{4.297 \times 10^6 \cdot I \cdot K_n \cdot R}{C_L} \quad \text{(EQ 11.91)} \]

If we let \( C_2 = 10^{-8} \) as before, then

\[ I \cdot K_n = 1.454 \times 10^{-4} \quad \text{(EQ 11.92)} \]

\[ 10^6 = (4.297 \times 10^6)(1.454 \times 10^{-4}) R \quad \text{(EQ 11.93)} \]

\[ R = \frac{10^6}{(4.297 \times 10^6)(1.454 \times 10^{-4})} = 1.60 \times 10^3 \quad \text{(EQ 11.94)} \]

12.32
which looks familiar. We could raise the current by changing $C_2$ and $C_1$ as \[
\frac{1}{C_2} \]
as part of the gain. The current source could be 145 $\mu$mA without an attenuator a 1.45 mA with a 10:1 attenuator which should be better unless we run into linearity and range problems. $C_1$ would be

\[
\frac{C_1}{99} = 101, \quad \text{pp}
\]  

(EQ 11.95)

Now we can calculate $\omega_{cm} = \sqrt{K_c}$ as

\[
\omega_{cm} = \sqrt{\frac{4.29 \times 10^5 \times (1.45 \times 10^{-5})}{10^{-7}}} = 2.5 \times 10^5 \text{ rad/msec}
\]  

(EQ 11.96)

\[
T_2 = RC_L = (1.6 M\Omega)(10^{-3}) = 1.6 \times 10^{-5}
\]  

(EQ 11.97)

which all gives the exact same Bode diagram as Fig. 11.33 with a loss of 5° phase margin at the zero db crossing except we do not need an OP amp. To get our lower Bandpass for less jitter, lets change $T_2$ to 1.6 $\times 10^{-4}$. To lower the $\omega_z$ and the gain, we simply raise the resistor $R$ of the filters by 10 and change the current of the current sources by $10^3$ from 1.45 mA to 14.5 $\mu$mA. This would work very well as the pole associated with $C_1$ does change therefore, the loss of phase margin is less. There is no disturbance to the error voltage by changing $R$ unless the $R$ switch introduces an error due to stray coupling. The whole Bode plot moves down by 1 decade meaning that the settling time is now 20 $\mu$s instead of 2 $\mu$s which is ideal after synchronization.

The second version is to make the separation of the pole and the zero 16 in order to get as good a phase margin as possible. Unfortunately, we cannot obtain
a phase margin sufficient for a \( \frac{T}{M} \) of 2, so let's see what we get if we keep the zero at the same location.

\[
C_1 = \frac{C_i}{16-1} = \frac{10^{-5} \text{ rad}}{15} = 6.64 \times 10^{-6} \text{ rad} \quad (\text{EQ 11.98})
\]

substituting in EQ 11.81

\[
C.E. = 1 + C_{\omega} = 1 + (4.29 \times 10^{-6}) \frac{(I_{e})(K_2)}{S^2\left(C_i + C_{\omega}\right) + 4.29 \times 10^{-6} I_{e} K_2 (R_{Cs} + 1)} \quad (\text{EQ 11.99})
\]

\[
= S^3 (C_i + C_{\omega}) \left( \frac{R_{Cs} + 1}{C_i + C_{\omega}} \right) + 4.29 \times 10^{-6} I_{e} K_2 (R_{Cs} + 1) \quad (\text{EQ 11.100})
\]

\[
= S^3 (R_{Cs} + (C_i + C_{\omega}) S^2 + 4.29 \times 10^{-6} I_{e} K_2 R_{Cs} + 4.29 \times 10^{-6} I_{e} K_2 \quad (\text{EQ 11.101})
\]

The usual method of making the Bode plot is to locate the centroid between the zero and the pole on the \( \omega \) axis on semi log paper and draw a line with a slope of -20 db per decade passing thru zero db. Then on this line locate the zero and pole and draw lines -40 db/decade passing thru each, the pole and zero making the line thru the zero extend to the 0 db axis. The intersection of this line with the 0 db axis is equal to \( \sqrt{K_e} \). The phase bulge extends from \(-180^0\) on the left upwards peaking at the centroid and trailing back to \(-180^0\) to the right according to the equation.

\[
\theta = -180^0 + tan^{-1} \omega T_2 - tan^{-1} \omega T_p \quad (\text{EQ 11.102})
\]
Therefore, at the centroid we have a maximum phase margin. If the data recorded has several frequencies such as 1F, 2F, and 1-1/3F, then the 1F and 2F in radians, should be placed on either side of the zero crossing equally spaced on log paper Fig. 11.34. This will provide the best possible phase margin for all frequencies of interest. If the spread between frequencies is large, then a wider spacing is required between the pole and zero. Notice that the gain K of the loop is changed by the data (sample) rate. Therefore, all frequencies of interest should be given the best possible phase margin. Such will be the case if, in our example, starting at Eq 11.86 the sample rate were used that corresponds to the lowest sample rate, then for all higher sample frequencies the system should be stable unless the pole is exceeded (associated with RC1). It should be noted that the phase margin, hence \( \phi \), is a function of the spacing of the pole and zero.

Since the solution of a third order equation is not so straightforward we will try another approach. (from G Winner and R. Spencer)

\[
G(s) = \frac{T_2 s + 1}{\frac{T_2}{K} s^3 + \frac{s^2}{K} + T_2 s + 1}
\]

\[
G(j\omega) = \frac{1 + j\omega T_2}{1 - \frac{\omega^2}{K} + j\omega \left( T_2 - \omega^2 \left( \frac{T_2}{K} \right) \right)}
\]

\[
G(\omega) = \frac{(1 + \omega^2 T_2^2)^{1/2}}{(1 - \frac{\omega^2}{K})^2 + \omega^2 \left( T_2 - T_0 \frac{\omega^2}{K} \right)^2}^{1/2}
\]
1. Locate pole and zero
2. Find centroid of pole-zero
3. Draw line at 120° from zero
   then find centroid
4. Locate zeros on second line
5. Draw line 200° from zero
6. Draw line to opposite side
   pole located on second line

---

**Graphical Design Approach**

---

**Fig 11.34 A**
FIG 12.14
F.M. ENCODER WITH PRE COMPENSATION

FIG 12.15  P.M ENCODED SEQUENCE

FIG 12.16  PHASE MODULATION ENCODER
All this can be implemented as shown in Fig. 12.16. The decode of phase modulation uses a slightly different detector than we have used in the past. Depending on the resolution, where we do not need a gate generator, the circuit used for a split Bi Directional Single Shot will suffice directly out of the differentiated and limited signal. If a gate generator is used, then the split Bi Directional Single Shot is the last block. The phasing must be compatible (+ = 1) because the zeros are really superfluous; we could ignore them and just use the ones or we could use them and repeat the circuitry. Let's do the later as an exercise. To provide Precompensation for P.M., we again need a truth table only this time we need to look at four levels to anticipate the peak shift. The sequence is shift-data-clock-shift.

<table>
<thead>
<tr>
<th>NOW</th>
<th>PAST</th>
<th>J</th>
<th>K</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 + 0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0 0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0 0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0 1</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1 0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1 0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1 - 1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1 1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

\[ J = Q_1 \overline{1F} + \overline{Q_1}Q_2\overline{1F} \]
\[ K = Q_1\overline{Q_2}\overline{1F} + \overline{Q_1}1F \]
Normalized Bandwidth

\[ \frac{W_{-3dB}}{\sqrt{K}} \]

\[ X = \frac{\omega_p}{\omega_0} = \frac{f_p}{f_0} \]

\[ X = 25 \]

\[ X = 20 \]

\[ X = 16 \]

\[ X = 10 \]

\[ X = 4 \]

FIGURE 35

Normalized Zero Frequency

\[ \frac{W_p}{W_0} \]

\[ \frac{1}{K} \]
**Fig 12.17A**  
Region 3 Detector Revision  
For Phase Modulated Signals

**Fig 12.17B**  
Region 1 or 2 Detector Revision  
For Phase Modulated Signals

**Fig 12.18**  
Phase Modulation Decoder
FIG 12-19

PHASE MODULATION ENCODER WITH PRE COMPENSATION
FIG 11-59
CORRECTIONS FOR SECOND ORDER SIMPLIFICATION OF A THIRD ORDER LOOP

\[ X = \frac{\omega_p}{\omega_c} \]
**Fig 12.20** M.F.M Encoder

**Fig 12.21** M.F.M Encoder with Pre Comp. (3 Level)
As can be seen, the gain required for best operation is higher than one would expect using the graphical design approach. It also makes the Odb crossing further towards the pole which would reduce the phase margin. Using the classical approach, this would spell trouble and would, therefore, be avoided. The real problem is in predicting the behavior of the loop when it is third order or above. It also presents an easy solution to known problems such as can be achieved with second order circuits.

To complete the design the $W_0 = \sqrt{K}$ was located at $1.23 \times 10^5$, therefore, $K = 1.513 \times 10^{10}$ for the first solution, Fig. 11.34B, then when we modify it for $W_{PD} = X = 16$, we get the new value of $K$ from Fig. 11.39.

\[ \sqrt{K} \text{ located} = 2.86 \, W_{PD} = (2.86)(6.25 \times 10^4) = 1.78 \times 10^5 \]  

(EQ 11.110)

Therefore \[ K = (1.78 \times 10^5)^2 = 3.195 \times 10^{10} \] 

(EQ 11.111)

and from equation 11.80 we get 

\[ 3.195 \times 10^{10} = Ks \, Kp \, Kf \, Ka \, \frac{K_2}{S} \]  

(EQ 11.112)

\[ = \frac{1}{2} \left( \frac{I}{IT} \right) \sqrt{ \frac{RC_2 S + i}{S(C_1 + C_2)} } \left( \frac{RC_1 C_2}{C_1 + C_2} \right) \left( \frac{2.7 \times 10^7 \, rad/s}{S} \right) \]  

(EQ 11.113)
that is a lot of logic, therefore, we could do an intermediate step that addresses only on time, early, and late with a gate for data or clocks. Data becomes B and clocks B C, therefore, the enable is B·1F + 2·B·1F

On time is = \(A \overline{B} \overline{C} \overline{D} + A \overline{B} \overline{C} \overline{D} + \overline{A} \overline{B} \overline{C} \overline{D} + A B C \overline{D} + A B C D\)  

EQ 12.34

Early = \(A \overline{B} \overline{C} \overline{D} + A B \overline{C} \overline{D} + A B \overline{C} D\)

EQ 12.35

Late = \(A \overline{B} \overline{C} \overline{D} + A B \overline{C} \overline{D} + A B \overline{C} D\)

EQ 12.36

<table>
<thead>
<tr>
<th>(2^1)</th>
<th>(2^0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

TABLE 12.11

This is still a lot of decode. We could assign a two level state to each such as 1 = late, 2 = early, and 3 = on time.

\(2^0 = \text{late} + \text{on time}\)
\(2^1 = \text{early} + \text{on time}\)
FIG 11.40 A

\[ \frac{W_p}{W_2} = 160 \] VERSION DESCRIBED IN EQ 11.79 - 11.87

ECL VERSION \((V_o = 60 \text{mV})\)

---

FIG 11.40 B

\[ \frac{W_p}{W_2} = 16 \] VERSION FILTER ONLY

EQ 11.99 - 102
EQ 11.110 - 111
We might profitably study five level Precompensation. As can be imagined, the decode is a little more difficult. We will base the decode on two levels of early and late. A 0110 pattern gives the greatest peak shift \( L^2, E^2 \) and a 01110 lessor \( L, E \). We will again follow the shift-data-clock-shift sequence.

**TABLE 12.12**

<table>
<thead>
<tr>
<th>Early</th>
<th>Past</th>
<th>Now</th>
<th>Future</th>
</tr>
</thead>
<tbody>
<tr>
<td>A B C D E</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>---------------------</td>
<td>-----</td>
<td>-----</td>
<td>--------</td>
</tr>
<tr>
<td>0 0 0 0 0 0</td>
<td>C OT 7</td>
<td>1 0 0 0 0</td>
<td>C OT 7</td>
</tr>
<tr>
<td>0 0 0 0 1 1</td>
<td>C E 1</td>
<td>1 0 0 0 1</td>
<td>C E^2 3</td>
</tr>
<tr>
<td>0 0 0 1 0 0</td>
<td>-</td>
<td>1 0 0 1 0</td>
<td>-</td>
</tr>
<tr>
<td>0 0 0 1 1 1</td>
<td>-</td>
<td>1 0 0 1 1</td>
<td>-</td>
</tr>
<tr>
<td>0 0 1 0 0 0</td>
<td>D OT 7</td>
<td>1 0 1 0 0</td>
<td>D OT 7</td>
</tr>
<tr>
<td>0 0 1 0 1 1</td>
<td>D OT 7</td>
<td>1 0 1 0 1</td>
<td>D OT 7</td>
</tr>
<tr>
<td>0 0 1 1 0 0</td>
<td>D L^2 6</td>
<td>1 0 1 1 0</td>
<td>D L^2 6</td>
</tr>
<tr>
<td>0 0 1 1 1 1</td>
<td>D L 2</td>
<td>1 0 1 1 1</td>
<td>D L 2</td>
</tr>
<tr>
<td>0 1 0 0 0 0</td>
<td>C L 2</td>
<td>1 1 0 0 0</td>
<td>C L 2</td>
</tr>
<tr>
<td>0 1 0 0 1 1</td>
<td>C OT 7</td>
<td>1 1 0 0 1</td>
<td>C OT 7</td>
</tr>
<tr>
<td>0 1 0 1 0 1</td>
<td>-</td>
<td>1 1 0 1 0</td>
<td>-</td>
</tr>
<tr>
<td>0 1 0 1 1 1</td>
<td>-</td>
<td>1 1 0 1 1</td>
<td>-</td>
</tr>
<tr>
<td>0 1 1 0 0 0</td>
<td>D E^2 3</td>
<td>1 1 1 0 0</td>
<td>D E 1</td>
</tr>
<tr>
<td>0 1 1 0 1 1</td>
<td>D E^2 3</td>
<td>1 1 1 0 1</td>
<td>D E 1</td>
</tr>
<tr>
<td>0 1 1 1 0 0</td>
<td>D OT 7</td>
<td>1 1 1 1 0</td>
<td>D OT 7</td>
</tr>
<tr>
<td>0 1 1 1 1 1</td>
<td>D OT 7</td>
<td>1 1 1 1 1</td>
<td>D OT 7</td>
</tr>
</tbody>
</table>

The number conversion idea will help reduce the logic, therefore, we will make a new table, 12.13.
The Veich Diagrams are as follows:

\[
\begin{array}{c|c|c|c}
A & B & C & D \\
\hline
1 & 1 & 1 & 1 \\
\end{array}
\]

\[
\begin{array}{c|c|c|c}
A & B & C & D \\
\hline
1 & 1 & 1 & 1 \\
\end{array}
\]

\[
\begin{array}{c|c|c|c}
A & B & C & D \\
\hline
1 & 1 & 1 & 1 \\
\end{array}
\]

The boolean reduction of these are given below

\[
2^0 = E(BC + \overline{BD}) + E(D + BC) = BC + \overline{EB}D + ED \quad \text{EQ 12.44}
\]

\[
2' = \overline{E}(\overline{CD} + BC + AC + CD) + E(CD + AC + AB\overline{D} + BCD) \\
= \overline{E}CD + \overline{E}BC + AC + CD + EABD + EBCD \quad \text{EQ 12.45}
\]

\[
2^2 = E(BD + CD) + E(BCD + BCD + B\overline{CD}) \\
= \overline{EBD} + \overline{E}CD + EBCD + EBCD + EBCD \quad \text{EQ 12.46}
\]

Enable = FC + BDF

These three inputs can be fed into a multiplexer together with the appropriate delayed 2F clock pulses as shown in Fig. 12.22.
Fig. 11.41

Type 1 phase locked loop using a ramp oscillator and a sample and hold filter.
Timing considerations may require the four input gates to be clock register before application to the multiplexer. As the enable code unique or in other words require separate clock and date pulses, must be considered and is shown included.

We will next discuss the implementation of one of the group there are several ways of doing this, we will discuss the full as it is the most complex. The other approaches use memory look-micro processors. These will be left to the designers as they a to implement. We will choose a 2/3 (1,7) code as one example. this code requires two input data bits to be encoded into three conditions are satisfied by developing a table of assigned value

<p>| | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>=</td>
<td>001</td>
</tr>
<tr>
<td>01</td>
<td>=</td>
<td>010</td>
</tr>
<tr>
<td>10</td>
<td>=</td>
<td>100</td>
</tr>
<tr>
<td>11</td>
<td>=</td>
<td>101</td>
</tr>
</tbody>
</table>

Now we can easily see that if we had a sequence 0010 we would which violates the requirement of one zero between transition: therefore, we must make a new table that assigns an alternate be substituted where necessary. This alternate symbol can be if the next two bits require it. When making the table, the of the bits and the code must be kept in mind as the followir requires correct sequencing.
A more complete discussion of the phase locked loop can be found in the Bell System Journal, vol 41, March 1962, pp 559-633.

As we look at the basic system block diagram, Fig. 5.1, we see two phase locked loops. One called the "VFO" and the second the "PLO." These are just names that have come into use to designate the function and are not really descriptive. The "VFO" meaning variable frequency oscillator is intended to designate the phase locked loop used to clock the read data from the recording channel into the host system. The "PLO," phase locked oscillator, is designated as the phase locked loop used for general timing and is locked to the servo data recorded on the servo disc. Since both these data, readwrite and servo, contain harmonic information, meaning the data contains missing bits, both circuits require the use of harmonic phase detectors. The only time the non-harmonic type are used is if there is required some other frequency multiplication that cannot be handled with the original two loops that use the output of either the "VFO" or "PLO" as its input. The "PLO" and "VFO" loop bandwidths are necessarily different. The read data handling "VFO" having the wider bandwidth of the two.

We now need to discuss circuits that utilize the "VFO" as the clocking oscillator. These circuits must assign a read pulse into its proper valued time slot and block any extra pulse that the code may generate that are for self clocking purposes only. There are two kinds. The first are for codes with encoded clocks, and the second is for codes that assign each transition a value.

Declocking circuits with RZ to NRZ convertors (Data Separators). All the FM codes insert clock bits into the data stream to make the data self clocking meaning that a data clock can be easily regenerated from the mixed data itself.
as six cells, if not, then only two bits are taken and the three cells written. Since the implementation will be done with shift registers, it might be profitable to rewrite the table in shift register form. This is given in Table 12.15.

**TABLE 12.15** \( \frac{2}{3} (1,7) \) Code in Shift Reg. Form

<table>
<thead>
<tr>
<th>BINARY</th>
<th>OCTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT DATA</td>
<td>WRITTEN CODE</td>
</tr>
<tr>
<td>D C B A</td>
<td>654 321</td>
</tr>
<tr>
<td>0 0 0 0</td>
<td>XXX 100</td>
</tr>
<tr>
<td>1 0 0 0</td>
<td>XXX 100</td>
</tr>
<tr>
<td>0 1 0 0</td>
<td>000 100</td>
</tr>
<tr>
<td>1 1 0 0</td>
<td>000 010</td>
</tr>
<tr>
<td>0 0 1 0</td>
<td>XXX 010</td>
</tr>
<tr>
<td>1 0 1 0</td>
<td>XXX 010</td>
</tr>
<tr>
<td>0 1 1 0</td>
<td>XXX 010</td>
</tr>
<tr>
<td>1 1 1 0</td>
<td>XXX 010</td>
</tr>
<tr>
<td>0 0 0 1</td>
<td>XXX 001</td>
</tr>
<tr>
<td>1 0 0 1</td>
<td>XXX 001</td>
</tr>
<tr>
<td>0 1 0 1</td>
<td>XXX 001</td>
</tr>
<tr>
<td>1 1 0 1</td>
<td>XXX 001</td>
</tr>
<tr>
<td>0 0 1 1</td>
<td>XXX 101</td>
</tr>
<tr>
<td>1 0 1 1</td>
<td>XXX 101</td>
</tr>
<tr>
<td>0 1 1 1</td>
<td>001 000</td>
</tr>
<tr>
<td>1 1 1 1</td>
<td>000 101</td>
</tr>
</tbody>
</table>
In Fig. 11.42A we show a typical sequence. At "A" a data bit can be gated out to the following registers while the clock bit B is blocked from transmission. This is simple enough except as we consider that noise and pulse interference in the analog data shift the pulses from their desired central position. Now these pulses have been deliberately moved to have the leading edge of the pulse centered in the positive "window" by the use of a delay line. This is necessary due to the P.L.L. locking the leading edge of data to the leading edge of the oscillator output (in phase). The problem is when these pulses are shifted due to interference, such that the leading edge is within the window but the trailing edge overlaps into the "clock" window. When this happens, the pulse is split and it is possible that it is split such that the output is insufficiently wide to set the following shift register. This is shown in Fig. 11.43. Further if it is wide enough, the propagation time thru the the first stage may be such that the set up time of the second stage may be insufficient for shifting correctly. These problems may be solved by adding a circuit called a "window extender." The principle is to prevent the fall of the clock until the data pulse has cleared the "window." A circuit for doing this is shown in Fig. 11.44. The circuit works by blocking the change of the FF "L" as long as the data, now inverted by K, is present on both nand gates A and B. When the data goes away, the appropriate nand is conditioned thus setting or resetting the R.S.F.F., C-D. Because the positive "window" has to pass thru both A and C before it is gated by G, the inverted data from K is reinverted by E and further delayed by F such that the total delay is equal in both paths. The pulse from G sets the front stage of the shift register H. The clock for H becomes the actual clock meaning that the register is shifted just before the data is accepted thru the window for each cycle. This permits all propagation delays to be over and settled before shifting. It does not matter to the circuit if a clock pulse blocks Nands A
Cell 1 = AC + AD + AB
Cell 2 = AB + ACD
Cell 3 = ABC + ABD + ABD + ABC
Cell 4 = BD
Cell 5 = Cell 6 = 0

The conditions for taking four input bits instead of two are given in EQ 12.53.

Four = A̅B̅CD + A̅BCD + A̅BCD + ABCD

EQ 12.53

\[
\begin{array}{|c|c|}
\hline
A & \ \ \ \ \ \ \ \ \ \\
\hline
B & 1 & 1 & 1 \\
C & & & \\
D & = ABC + A̅BC
\hline
\end{array}
\]

EQ 12.54

This can be fed into a down counter set lines to generate an overflow pulse that occurs every 2 or 4 bits (Set 1 or Set 3). The overflow pulse can load a six bit shift register for the output cell information. The NRZ to RZ encoder is added at the output of the 6 bit shift register followed by the write current reversal FF. The entire implementation is shown in Fig. 12.23. The Read Decoder is implemented following the NRZ output of the Read Detector. If we refer to Table 12.15, we can write the equations for decoding the data. We will write it in Octal to save space.

\[ A = 1 + 5 + 1.0 \]

EQ 12.55
Fig 11.45 A
Valued data pulses and oscillator timing.

Fig 11.45 B
Valued data pulse RZ to NRZ converter implemented in ECL.

Fig 11.45 C
Timing showing delays.
\[ B = 2 + 5 + 1.0 \text{ with (0.2 suppression)} \quad \text{EQ 12.56} \]

\[ C = 0.4 + 0.2 + 2 + 1 + 1.0 + 0.5 \quad \text{EQ 12.57} \]

\[ D = 4 + 0.2 + 2 + 1 + 5 + 0.5 \quad \text{EQ 12.58} \]

but since C and D are replaced in all except the double combinations, then we are free to ignore them or as redundant bits to reduce the logic.

\[ C = 0.4 + 0.2 + 1.0 + 0.5 \quad \text{EQ 12.59} \]

\[ D = 0.2 + 0.5 \quad \text{EQ 12.60} \]

Again, the 2 or 4 bit grouping is controlled by C or D which can activate the "B" bit of a down counter as before as we can keep track of the output decode. See Fig. 12.24. The decode itself is easily implemented by using two 3 line decoders as in Fig. 12.25.

The preceding logic implementation shows one way of generating the encoding or decoding logic. The method is straight forward and should be applicable for the run length limited codes regardless of the number of substitutions or conditions. In this code we had 2 levels meaning we had our information in either two or four bit byte. Therefore, \( \frac{m}{n} \) was either \( \frac{2}{3} \) or \( \frac{4}{6} \).

As a contrast, the \( \frac{1}{2} \) \((2,7)\) code presently used in the IBM 3370 is a three level code meaning \( \frac{m}{n} = \frac{1}{2}, \frac{2}{4}, \text{ or } \frac{3}{6} \).

The next consideration is the format or the preamble to the data. Notice that the decode on Read Back depends on the phase of the clocking circuits. It is imperative that only one of the 3 phases be used. This can be controlled.
FIG 11.46
IN PHASE START CIRCUITRY AND FAST T SWITCH LOGIC
BLOK DIAGRAM

FIG 11.47
OSCILLATOR PHASING WITH FORMATTED DATA (FOR FM CODES)
by recording say all zero's meaning the transition will be 001001001 as a
time sequence for VFO sync. then we can follow up with a double character
such as 001000, which is line 3 of Table 12.15. When this pattern is recognized,
the count of the UP/DN counter can be set to five, thus, starting the decode
in the correct phase.

**ERROR CORRECTING CODES**

Ever since the IBM 3330, Disc Drive error correcting codes have been used
to detect errors and correct certain kinds of errors. These have become
necessary due to the media coating thickness reductions which allow pinholes
or small oxide conglomerates which cause missing or extra bits to disturb the
data. These codes usually are designed to detect error spreads greater than
the correctable spreads. For example, a code may be designed to correct 5
bits in length, but only detect 6 or greater. As might be expected, the ability
of the code to detect certain sequences of errors is limited, thus, it is
possible that certain sequences may be undetected. These are predictable
and a probability is assigned to this occurrence. It is not the intention
here to develop these codes or go into the math behind them. There is
considerable literature on this subject and the reader is referred to those
listed to start. The Fire, Hamming, Goppa, and Read Solomon codes have been
used for some time. These only correct single burst errors or errors occurring
over a short span. There are other codes that can correct multi-burst errors
meaning that groups of errors can occur in a single record separated by a
considerable number of bits. These are the interleaved BCH and RS codes. The
reader is referred to an invited paper presented by Dr. E.R. Berlekamp
CODES

Ever since the first binary recording devices were invented, there have been codes developed to represent the data. The first codes were simply a train of pulses. The early magnetic storage devices recorded these pulses using linear recording, then later with saturation recording of each pulse. As data density increased on subsequent machines, it was realized that there was no need to return the surface magnetization to zero nor was it necessary to erase the old information before making a new record. This permitted the non return to zero, NRZ, codes compared to the earlier RZ or Return to zero. NRZ codes had long spaces between transitions due to strings of ones beginning with a transition and ending with a transition with nothing in between. This was alternately inverted for each one bit for our industry and became known as NRZI.

All of the data for drum memories, tape, and disc files used NRZI codes for many years. The data was assigned its position value by using clock tracks recorded on the tape or disc as a separate channel. When the tape skew or disc-head arm circumferential vibration increased such that it was no longer possible to correctly clock the data, it became necessary to clock with self clocking codes. In Fig. 12.1 we illustrate the RZ code (in order to be consistent with subsequent codes). In Fig. 12.2 we show NRZI for the same data pattern. Also included is a typical read linear waveform. A variation of the NRZI is the inclusion of a ninth bit for byte identity which was subsequently used in the 2305 drum file to make the code "self clocking." This is shown in Fig. 12.3.

The self clocking codes were essentially Frequency Modulation codes. More correctly Pulse Position Modulation that used only two positions. The four codes were subdivided into several types. The first, F.M., consisted of always writing a clock transition at the bit cell boundary then if the data...
Following the design and implementation of a particular recording channel and head combination, the designer must prove his design can meet the machine specifications for error performance. Typically, a channel has been specified as contributing one error in $y \times 10^z$ bits transferred. Meaning that over a period of time the total number of bits in error divided by the total number of bits transferred during the Read mode becomes a measure of the channel's performance. This may be designated for all heads and tracks (for disc files), using a random number generator for the head and track addresses, or it may just be the total sequential file. Usually the random access method is used as it affords the greatest sensitivity of the test, including both inner and outer tracks for all heads. In the past this number was obtained using brute force methods; in other words, actually transferring, say an order of magnitude greater number of bits and counting the errors. Games have been played by testers wherein they automatically add two bits of error to the total saying that statistically an error could have been made just before the test started and another just after the test finished. Also, only soft errors are counted. The hard errors are ignored. The definition of soft and hard errors is the subject of some controversy. Usually soft errors are designated as those errors which do not repeat at the same physical location either following a single write or allowing multiple write updates. The one used must be specified. Hard errors are the repeaters. These can be attributed to disc or media defects at a location designated by head number, track number, and bit count. The two types of errors are specified separately.
requires it, a transition at the cell center for a one bit. Thus, there were
twice as many transitions for an all one pattern as there were for NRZI, but
it was self clocking. Because of this density increase, the early machine
that used this code operated in Region 3 of the B.P.I. curve. Fig. 12.4 shows
a typical pattern. In Fig. 12.5, we show the PM or Phase Modulation code. It
also required the same density as FM, but it differed in that they recorded
the zero bits as well. The direction of the read back pulse was always of
the same polarity for a one bit and the opposite for a zero bit. In the
event two bits of the same value followed together, the code required that a
middle transition be recorded to return the flux phase such that the second
bit could be recorded in its proper direction. It is easily seen that now
we have clock bits added that can have either polarity. These extra
transitions occur at the cell boundary and therefore, require the same clock
decoding as FM codes and hence, the same recording density increase. It was
determined that there were other self clocking codes that could be
developed that only required the standard one for one density. The first of
these were the Modified FM codes. These were first invented by Mr. W. Pouliart
et al in 1954 and subsequently reinvented in a slightly different form by
Mr. A. Miller, Mr. W. Woo, and again by Mr. Jacoby.

The basic code is shown in Fig. 12.6 wherein a set of rules were
established for writing. The first rule was: All data bit ones are recorded.
The second was that a clock transition will be written at the cell boundary
only if there was a data zero in the preceding and following data cell.
This latter requirement is mixed up in some subsequent literature. A
variation of the MFM code is the M²FM and there are several of them. One has
the following set of rules. Write all data ones. Second--write a clock
transition at the cell boundary only if there are two cells containing zeros.
The curve has been designated as a Marginalized Variable Frequency Oscillator (MVFO) curve. This is an unfortunate choice, as the name really describes a totally different device; both devices will be discussed in this chapter. For want of a better name, we will designate the curve in question as a Quantified Phase Error Curve (QPEC). Basically, the curve is generated by plotting the total number of bits whose phase shift exceeds a set value, usually expressed in seconds, for a series of values. The reference phase is obtained from a phase locked loop with a low bandwidth. The logic output of the phase detector is compared to a chosen time delay. Any bit's phase shift, either up shift or down shift, that exceeds the chosen time delay, is counted on a counter for a given number of transferred bits. For short settings, a single revolution or a single record is used. For long settings, hundreds or thousands of revolutions of the disc are used, depending on the accuracy and sensitivity of the test. Fig. 13.1 illustrates a typical setup. The capacity of the counter is a factor in the choice of total transferred bits for any given setting.

Fig 13.1

Quantified Phase Error Detector Circuit
on either side, see Fig. 12.7. There is a benefit to this that is not as obvious. Back with the FM code it can be seen that for a data stream containing ones and zeros when encoded, the 'one' bits are always bounded by clock bits and will, therefore, have some symmetrical interference which results in small peak position shift. The clock transitions on the other hand have no such symmetry and will therefore exhibit severe bit shift especially in Region 3. This fact was taken advantage of in early machines by using an unsymmetrical window, 40% for the data ones, which are shifted least, and 60% for clocks, which are shifted most, Fig. 12.8. Now with M²FM, a similar condition occurs. The data, which is always written, has the highest density, therefore, will be shifted most. The clock transitions, however, are always spaced a minimum of two cell times away from its neighbor, therefore, suffers the least shift. Therefore, a window of 60% or thereabouts, Fig. 12.9, is assigned to the data ones and a 40% window assigned to the clock. This is a real advantage and similar codes are presently used in the floppy disc market.

The next codes are the group codes or substitution codes so named because a group of input is encoded into a differing group for recording. During Read, the process is reversed. There is a huge variety of these codes. The first assembly of order into the growing literature on these codes came with an article by A. Patel in the IBM Journal, July 1975, page 366, and quoted in Computer Design, August 1976, page 85. Here Mr. Patel introduced a symbology that can be used to describe all codes, although not uniquely. The input data may be introduced as either one bit at a time or may, depending on the code, be in groups. The number of input bits in the group is m, and may range from one to m bits. The second part is the number of cells in which the number of input bits may be assigned values. This number is designated as n, and may range from one to n. These two numbers are expressed
PULSE INTERFERENCE OR BIT SHIFT. This is the repetitive doublet pattern where two transitions follow at the minimum spacing with at least one zero between the doublets. Usually a single zero or non-transition suffices, depending on the pulse interaction. When counting the number of bits transferred, one must only count the transitions and relate those through the code used. For example, the MFM code is designated as $\frac{1}{4}(1,3)$. The maximum doublet pattern would give transitions for every 3 bits transferred: $123\overline{123}$. The actual cell content on the disc would be $c0c1c1c0c$, or 2 transitions for 6 cells. Since there are 2 cells per bit transferred, the 6 is divided by 2 to give the 3 for 2/3 track capacity; or for $10^5$ bits track capacity, we will have $6.66 \times 10^4$ transitions recorded. For a different code, such as the 2/3 $(1,7)$ code, we take two data bits and occupy 3 cells. There must be one vacant cell between transitions, therefore, to get the minimum doublet patterns we must have four data bits transferred per two transitions: $101000101000$ for $\frac{1}{4}$ track capacity. For example, if the track held $10^5$ bits of data, there would only be $5 \times 10^4$ transitions recorded. If we look at Fig. 13.3 again we see that the line for the single frequency is a single slope, whereas in the doublet case it is forced over but the slope is the same. What we see here is the predicted bit shift of the doublet. The corner of the curve is located at the superposition caused bit shift value. The slope is a direct function of the channel signal to noise ratio, meaning the head, electronics, and disc noise plus signal to the head, electronics, and disc noise. Notice that such a plot is totally representative of the entire recording channel and, hence, becomes a measure of the error performance of that head disc combination. The intersection of the curve at the time value equal to the one half of the cell window width, $W_{\frac{1}{2}}$, gives the error performance. In the figure, that is $10^{-10}$ for the maximum doublet, or worse case pattern. In order to save time,
zero with no more than three cells in a row left zero. The version of M^2FM described earlier can be written
\[ \frac{m}{n} (d,k) = \frac{1}{2} (1,7) \]
EQ 12.7

The \( \frac{m}{n} \) and \( d \) are the same as in EQ 12.6, but the \( k=7 \) comes from the sequence 1c0c0c0c0.

There are several advantages for using codes. Some, as was Mr. A. Patel's, designed to minimize the dc content of the code in order to write thru a transformer of a rotating head system. Others are designed to maximize the amount of data stored for a given transition density or to ensure readability such as self clocking codes.

Another distinct difference in codes may be the rule by which they were written although observing the recorded waveform it would be impossible to tell them apart. For example, the FM code can be designated as the following.

Write all input ones at the cell boundary and write all clocks mid cell. The second may be written. Write all input ones at the cell center and write all clocks at the cell boundary. Unless the observer knew the phase of the writing circuits, he could not tell them apart, yet they are distinct and different.

For MFM there are eight separate encoding rules that produce the same recorded result. It is interesting to note that three of them have been patented and a fourth cannot as it is now in the public domain. They are:

1) Write all one bits at the cell center, write a clock bit at the leading boundary of the cell if preceded and followed by a zero. 2) Write all one bits at the cell center, suppress all clock bits at the leading boundary of a cell except those preceded and followed by a zero. 3) Write all one bits at the leading boundary of a cell, write a clock bit at the cell center if preceded and followed by a zero. 4) Write all one bits at the leading
It is desirable to have the recording channel cost effective. The design then becomes a compromise between bit shift or resolution controlling parameters and total S/N ratios. Obviously bit shift is controlled by head and disc parameters and S/N is controlled by head-electronics and disc parameters. Therefore a successful and cost effective design hinges on balancing the cost increases necessary to reduce bit shift and those necessary to reduce noise. Since heads and discs are in both camps, then it is probable that equal window spacing be given to bit shift and noise. If the design is based on one third bit shift, one third noise, and one third allowed for manufacturing variables and degradation during machine life, then a satisfactory arrangement has been reached. See Fig. 13.5
We should introduce a third measure for a code. This is the Density Ratio Dr where

\[ Dr = \frac{\text{Data Density}}{\text{Maxtransition Density}} = \frac{T_{\text{min}}}{T} = \frac{m}{n} (d + 1) \]  

EQ 12.9

For the codes we have introduced, we can tabulate the various parameters for comparison. (see table 12.2)

<table>
<thead>
<tr>
<th>Code</th>
<th>m</th>
<th>n</th>
<th>d</th>
<th>k</th>
<th>Dr</th>
<th>( \frac{m}{n} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>NRZI</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>∞</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>FM</td>
<td>1</td>
<td>2</td>
<td>0</td>
<td>1</td>
<td>0.5</td>
<td>.5</td>
</tr>
<tr>
<td>PM</td>
<td>1</td>
<td>2</td>
<td>0</td>
<td>1</td>
<td>0.5</td>
<td>.5</td>
</tr>
<tr>
<td>MFM</td>
<td>1</td>
<td>2</td>
<td>1</td>
<td>3</td>
<td>1</td>
<td>.5</td>
</tr>
<tr>
<td>GCR</td>
<td>4</td>
<td>5</td>
<td>0</td>
<td>2</td>
<td>0.8</td>
<td>.8</td>
</tr>
<tr>
<td>3PM</td>
<td>3</td>
<td>6</td>
<td>2</td>
<td>11</td>
<td>1.5</td>
<td>.5</td>
</tr>
<tr>
<td>2/3(1,7)</td>
<td>2</td>
<td>3</td>
<td>1</td>
<td>7</td>
<td>1.333</td>
<td>.6666</td>
</tr>
<tr>
<td>1/2(2,7)</td>
<td>2</td>
<td>4</td>
<td>2</td>
<td>7</td>
<td>1.5</td>
<td>.5</td>
</tr>
</tbody>
</table>

Now one of the purposes of using codes is to increase the information content for the same number of transitions. As can be seen in Table 12.2, Dr, the density ratio is one or less for the first five codes listed. Mr. G. Jacoby published a code in 1977 that allows an increase of 50% or a Dr of 1.5. He called it 3PM. It limited the minimum number of zeros to two in order to reduce the transition density. With this code, he substituted a 6 cell "word" for a three bit data input. Keeping the restriction of maximum number of zeros, created a number of inconsistencies that occur as data are preceded or followed by certain patterns that would violate the rule of a two zero maximum. These he solved with alternate patterns. The listing is given in Table 12.3
channel. This is done by altering a circuit or circuits that are not normally part of the machine, but are a later part of the recording channel or it may be accomplished by altering a part of the machine that can be independently tested. Candidates for these are primarily the clocking circuit and, secondarily, the detector. The clocking circuit is best altered by only changing the width of the window used for gating transitions. For example, for FM, PM, or MFM codes the clocking window is a squarewave. One half for data and the other half for redundant clocks. By using a delay line and an 'and' gate (Fig. 13.8),

and then realigning the window to center it to an on time transition, the window can be marginalized. Hence, when operating, transitions with less than a given amount of ± shift are passed and those exceeding that value are lost and cause an error. The error checking is done on the record itself. This is the source of the name Marginalized VFO as MVFO. The reader can now see the difference between the two circuits and functions hence our renaming the QPEC curve. The two functions are different. The QPEC circuit counts all transitions that have phase shifts greater than many settings to generate a curve while the MVFO circuit blocks all transitions with phase shifts.
which allows an increase of one-third in density, $D_r = 1.3333$. Again it is a substitution code with change depending on adjacent word interference that would alter the minimum run length. The changes are implemented by accepting four input bits at a time instead of the usual two bits and encoding them uniquely.

**TABLE 12.4**

<table>
<thead>
<tr>
<th>DATA</th>
<th>CODE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>NOW</td>
</tr>
<tr>
<td>00</td>
<td>00</td>
</tr>
<tr>
<td>00</td>
<td>01</td>
</tr>
<tr>
<td>00</td>
<td>10</td>
</tr>
<tr>
<td>00</td>
<td>11</td>
</tr>
<tr>
<td>01</td>
<td>00</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
</tr>
<tr>
<td>01</td>
<td>10</td>
</tr>
<tr>
<td>01</td>
<td>11</td>
</tr>
<tr>
<td>10</td>
<td>00</td>
</tr>
<tr>
<td>10</td>
<td>01</td>
</tr>
<tr>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>10</td>
<td>11</td>
</tr>
<tr>
<td>11</td>
<td>00</td>
</tr>
<tr>
<td>11</td>
<td>01</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>11</td>
<td>11</td>
</tr>
</tbody>
</table>

2/3 (1,7) code  
(X = don't care)
also \( m \leq \log_2 \{c_w(n,d)\} \) \hspace{1cm} \text{EQ 12.13}

for conventional Block codes. When merging is allowed, as with the 3PM codes, the following is given for cases where \( d \geq 2 \)

\[
C_w'(n,d) = \sum_{j=0}^{R'} \frac{(n-d-dj)!}{j! (n-d-(d+1)j)!} 
\]

\hspace{1cm} \text{EQ 12.14}

where \( R' < \frac{n-d}{d+1} \)

\begin{center}
\textbf{PRECOMPENSATION}
\end{center}

We first introduced this subject block in Chapter 5. Basically it consists of deliberately writing a transition such that the resultant movement of the peak due to superposition or pulse interference will move the peak back to its 'on time' position. Thus, if pulse interference makes a pulse peak late that transition is deliberately written early such that the resultant peak shift places the peak at its true unshifted position. It has been shown that the worst peak shift occurs for two adjacent transitions with no transitions on either side. If we wrote two transitions \( T \) seconds apart and we measured the time between the two resultant peaks as \( 1.2T \), then the peak shift of each transition is \( 0.1T \). In order to correctly write the two transitions, the first has to be written late by greater than \( 0.1T \) and the second has to be written early by greater than \( 0.1T \). This is because when the early and late transitions are written at .8333T, the pulses are closer together and their pulse interference produces a peak timing of greater than \( T \). The process is an iterative one and is best calculated using about 10% greater shift than predicted for the plus and minus Precompensation, then recalculate the predicted peak separation. We left this subject to this chapter because we now have an understanding of the clocking effects of the window allowed and the need to minimize the movement of a pulse so as to keep it in its assigned window. Further, the implementation
is best incorporated in the encoder circuit. See Fig. 12.10 and 12.11. Sometimes a particular code cannot be optimized for peak shift with only a single value of plus and minus Precompensation. Certain patterns may produce a lessor amount of peak shift that would be overcompensated if the single value were used. It is therefore necessary to install a multi level Precompensation depending on the signal degradation and the degree of window margin allowed. This is calculated the same way as before using the new peak separation values.

CIRCUITS

We might profitably consider a few encoding circuits recognizing that the decode is just the opposite.

NRZI

The NRZI encoders are trivial being only single 'and' gate as shown in Fig. 12.12. Driving the required FF to produce the current reversals for each bit, hence the need to 'and' the write clock to produce RZ code first. The decode is shown in Fig. 11.45B of the previous chapter.

FREQUENCY MODULATION

To encode NRZ data into FM for writing requires the use of a phase switch as well as the write clock to produce the write current reversals. The rule is, write all clocks, C\textsuperscript{1} and write all, 1\textsuperscript{6}. The decoder is the same as Fig. 11.44. To add Precompensation requires a memory shift register in order to look ahead and behind the data being written. We can write a truth table to indicate the shift direction, but as the previous transition and the following transition will always be a clock bit; the data will be bounded and will not shift. The clocks, however, will shift, therefore, our table is simple.
RMS NOISE = ; Probability of Occurance

0 1
1 1/0.32
2 1/21.74
3 1/370.4
4 1/15625
5 1/1724137.9
6 1/500 000 000
6.36 1/10 000 000 000
7 1/400 000 000 000
8 1/80 000 000 000 000

Table 13.1

For $10^{-10}$ probability of occurrence, the noise pulse amplitude is

$$6.36 \times \text{RMS Noise},\quad \text{EQ 13.2}$$

The method of measuring the signal to noise ratio is important. The measurements taken after the differentiator in order to relate it directly to the differentiated pulse for peak shift measurement purposes.

$$\frac{dS}{dN} = \frac{d V_{\text{sig RMS}}}{dt} \frac{d}{d \text{Vn RMS}}$$

where $d V_{\text{sig RMS}}$ is the RMS value of a differentiated signal resulting from evenly spaced transitions at the minimum spacing allowed by the code. In disc drives this also means at the inside track. $d V_{\text{n RMS}}$ is the RMS value
TABLE 12.6

<table>
<thead>
<tr>
<th>NOW</th>
<th>FUTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>B</td>
</tr>
<tr>
<td>Early</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>C</td>
</tr>
<tr>
<td>0</td>
<td>C</td>
</tr>
<tr>
<td>0</td>
<td>C</td>
</tr>
</tbody>
</table>

Clock on time = A·B + \(\bar{A}·\bar{B}\)

Clock Early = A·B  \hspace{1cm} \text{EQ 12.15}

Clock Late = \(\bar{A}·\bar{B}\)

This is implemented in Fig. 12.14. Note that the and gates must have the same propagation delay or unwanted shift will alter the data timing. The data bit A is written first on time followed by the clock bit, then the register shifts and repeats.

PHASE MODULATION

Implementing straight Phase Modulation requires truth tables in order to anticipate the phase reversals required for the clock bit which can have either polarity. This can be implemented with a J.K.-F.F. Refer to Fig. 12.15 and table 12.7. The sequence is shift-data-clock-shift.

\[ J = \bar{Q}_1\bar{Q}_2 \cdot 1F + Q_1\bar{Q}_2 \cdot 1F + Q_1Q_2 \cdot 1F \]

\[ K = \bar{Q}_1\bar{Q}_2 \cdot 1F + Q_1\bar{Q}_2 \cdot 1F + Q_1Q_2 \cdot \bar{1}F \]

\[ Q_1 \]

\[ Q_2 \]

\[ 1F \]

\[ \bar{Q}_1 \]

\[ \bar{Q}_2 \]

\[ \bar{1}F \]

\[ Q_1 \]

\[ Q_2 \]

\[ 1F \]

\[ \bar{Q}_1 \]

\[ \bar{Q}_2 \]

\[ \bar{1}F \]

\[ 1F \]

\[ \text{EQ 12.16} \]

\[ \text{EQ 12.17} \]
WHAT IS THE MAGNITUDE OF A NOISE SPIKE THAT OCCURS EVERY 10^10 TIMES?

\[ g = 6.36 \]

\[ g \] is the noise spike amplitude. It is \( 6.36 \times \) RMS noise.

\[ \text{BASE-Peak SNR} = \sqrt{2} \times \text{RMS SNR} = 1.414 \times 20 = 28.28 : 1 \]

\[ \text{For noise spike} \quad g \quad \text{at} \quad g = 6.36 \]

\[ \text{Noise becomes} = \frac{6.36 \times 0.225 \text{ of signal}}{28.28} \]

Using isolated differentiated transition graph, the graph shows the signal to be \( \geq 130 \) units.

\[ \text{0.225} \times 260 \text{ units} = 58.5 \text{ units} \]

On expanded scale, \( 0.155 \times 260 = 0.236 \times 260 \]

\[ = 8.526 \text{ microsec} \]
TABLE 12.8

<table>
<thead>
<tr>
<th>PAST</th>
<th>NOW</th>
<th>CLOCK</th>
<th>FUTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>B</td>
<td>↓</td>
<td>C</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>+</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>+</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td></td>
<td>1</td>
</tr>
</tbody>
</table>

\[
J = \bar{A} \bar{B} \bar{C} \bar{1F} + \bar{A} \bar{B} \bar{C} 1F + \bar{A} \bar{B} \bar{C} 1F + \\
+ A \bar{B} \bar{C} 1F + A \bar{B} \bar{C} 1F + A \bar{B} \bar{C} 1F
\]  
\text{EQ 12.18}

\[
K = \bar{A} \bar{B} \bar{C} 1F + \bar{A} \bar{B} \bar{C} 1F + \bar{A} \bar{B} \bar{C} 1F + \\
+ A \bar{B} \bar{C} 1F + A \bar{B} \bar{C} 1F + A \bar{B} \bar{C} 1F
\]  
\text{EQ 12.19}
O.T. =  \overline{A} \overline{B} \overline{C} \overline{1F} + \overline{A} \overline{B} \overline{C} 1F + \overline{A} \overline{B} \overline{C} 1F + \\
+ \overline{A} \overline{B} \overline{C} 1F + \overline{A} \overline{B} \overline{C} 1F + \overline{A} \overline{B} \overline{C} 1F + \\
+ \overline{A} \overline{B} \overline{C} 1F + \overline{A} \overline{B} \overline{C} 1F \\

E = \overline{A} \overline{B} \overline{C} 1F + A \overline{B} \overline{C} 1F \\

L = \overline{A} \overline{B} \overline{C} 1F + A \overline{B} \overline{C} 1F \\

The decode of these Veich diagrams is as follows

J = B \cdot 1F + \overline{B} \overline{C} \overline{1F} \\

K = \overline{B} \cdot 1F + BC \overline{1F} \\

On Time = \overline{B} \overline{C} \overline{1F} + \overline{A} \overline{C} \overline{1F} + A \overline{C} 1F + B \overline{C} 1F \\

Early = \overline{A} \overline{B} \overline{C} 1F + A \overline{B} \overline{C} 1F \\

Late = \overline{A} \overline{B} \overline{C} 1F + A \overline{B} \overline{C} 1F \\

The implementation is shown in Fig. 12.19. Great care should be used to control the logic delays in the clock paths to prevent timing problems.
<table>
<thead>
<tr>
<th>MACHINE</th>
<th>DATE ANNOUNCED</th>
<th>IBM FCS</th>
<th>TPI</th>
<th>BPI</th>
<th>AREA DENSITY</th>
<th>IR</th>
<th>OR</th>
<th>RPM</th>
<th>LATENCY</th>
<th>DATA RATE BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>350</td>
<td>1956</td>
<td>1957</td>
<td>20</td>
<td>100</td>
<td>2000</td>
<td></td>
<td></td>
<td>1200</td>
<td>25 MS</td>
<td>77.6 KB/S</td>
</tr>
<tr>
<td>1405</td>
<td>1959</td>
<td>40</td>
<td>200</td>
<td>8000</td>
<td></td>
<td></td>
<td></td>
<td>1200</td>
<td></td>
<td>155 KB/S</td>
</tr>
<tr>
<td>1301</td>
<td>1961</td>
<td>1961</td>
<td>50</td>
<td>500</td>
<td>25000</td>
<td></td>
<td></td>
<td>1800</td>
<td>33 MS</td>
<td>625 KB/S</td>
</tr>
<tr>
<td>1311</td>
<td>1962</td>
<td>50</td>
<td>1000</td>
<td>5000</td>
<td></td>
<td></td>
<td></td>
<td>1500</td>
<td>20 MS</td>
<td>700 KB/S</td>
</tr>
<tr>
<td>1302</td>
<td>1963</td>
<td>100</td>
<td>1100</td>
<td>110000</td>
<td></td>
<td>4.46&quot;</td>
<td>6.506</td>
<td>2400</td>
<td>12.5 MS</td>
<td>1.25 MB/S</td>
</tr>
<tr>
<td>230-1/2</td>
<td>4/64</td>
<td>1964</td>
<td>100</td>
<td>2200/1100</td>
<td>110000</td>
<td>4.46</td>
<td>6.50</td>
<td>2400</td>
<td>12.5 MS</td>
<td>1.25 MB/S</td>
</tr>
<tr>
<td>2305</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2400</td>
<td></td>
<td>2.5 MB/S</td>
</tr>
<tr>
<td>2314</td>
<td>4/65</td>
<td>1966</td>
<td>100</td>
<td>4400/2200</td>
<td>220000</td>
<td>4.46</td>
<td>6.50</td>
<td>2400</td>
<td>12.5 MS</td>
<td>2.5 MB/S</td>
</tr>
<tr>
<td>2319</td>
<td>1969</td>
<td>4400/2200</td>
<td>4.46</td>
<td>6.50</td>
<td>2400</td>
<td>12.5 MS</td>
<td>2.5 MB/S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3330</td>
<td>6/70</td>
<td>1971</td>
<td>192</td>
<td>4040</td>
<td>775680</td>
<td>4.24</td>
<td>6.38</td>
<td>3600</td>
<td>8.4 MS</td>
<td>6.45 MB/S</td>
</tr>
<tr>
<td>3330-11</td>
<td>7/17/73</td>
<td>3/74</td>
<td>370</td>
<td>4040</td>
<td>1494800</td>
<td>4.24</td>
<td>6.44</td>
<td>3600</td>
<td>8.4 MS</td>
<td>6.45 MB/S</td>
</tr>
<tr>
<td>3340</td>
<td>3/74</td>
<td>11/73 (125)</td>
<td>4.06</td>
<td>6.60</td>
<td>2964</td>
<td>10.1 MS</td>
<td>7.08 MB/S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sys 32</td>
<td>3/74</td>
<td>11/73 (125)</td>
<td>4.06</td>
<td>6.60</td>
<td>2964</td>
<td>10.1 MS</td>
<td>7.08 MB/S</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3344</td>
<td>4/76</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>4.69</td>
<td>5.863</td>
<td>3600</td>
<td>6.506</td>
<td>2400</td>
</tr>
<tr>
<td>3350</td>
<td>4/76</td>
<td>480</td>
<td>6250</td>
<td>3000000</td>
<td></td>
<td></td>
<td></td>
<td>2964</td>
<td>10.1 MS</td>
<td>14.827 MB/S</td>
</tr>
<tr>
<td>3370</td>
<td>1979</td>
<td>635</td>
<td>11900</td>
<td>7556500</td>
<td>TPI (7930)</td>
<td></td>
<td></td>
<td>2964</td>
<td>10.1 MS</td>
<td>14.827 MB/S</td>
</tr>
<tr>
<td>3375</td>
<td>1980</td>
<td>10/81</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2964</td>
<td>10.1 MS</td>
<td>14.827 MB/S</td>
</tr>
<tr>
<td>3380</td>
<td>1980</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3600</td>
<td>8.4 MS</td>
<td>24.0 MB/S</td>
</tr>
</tbody>
</table>
With this code we need to know the past and future data, therefore, we need a three level truth table.

**TABLE 12.9**

<table>
<thead>
<tr>
<th>PAST</th>
<th>CLOCK</th>
<th>FUTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>B _</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

| clock = A B C |
| data = A B C |
| data = A B C |
| data = A B C |
| data = A B C |

The decode is clocks = A B, data = B. Therefore, we can delete the C FF or "future" and deal only with the past and present. The sequence is shift, clock, data, shift. The implementation is given in Fig. 12.20. Note that the set up and timing paths prevent unequal logic delays from hurting bit timing. To add precompensation, we require a four level truth table (Table 12.10). We will shift-data-clock-shift.
<table>
<thead>
<tr>
<th>MACHINE</th>
<th>ACCESS MECH</th>
<th>CODE</th>
<th>AVG. FLYING HEIGHT</th>
<th>ERASE ELEMENT</th>
<th>CLOCKING METHOD</th>
<th>CYLINDERS</th>
<th>COATING</th>
<th>GAP LENGTH</th>
<th>MRX FCS</th>
<th>TKsp</th>
<th>TW</th>
</tr>
</thead>
<tbody>
<tr>
<td>350</td>
<td>Elec Servo</td>
<td>NRZ1</td>
<td>0</td>
<td>Yes</td>
<td>Clock Track</td>
<td>----</td>
<td>1.2</td>
<td>1000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1405</td>
<td></td>
<td>NRZ1</td>
<td>0</td>
<td>Yes</td>
<td>Clock Track</td>
<td>----</td>
<td>.8</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1301</td>
<td>Dual Hydra</td>
<td>NRZ1</td>
<td>0</td>
<td>Yes</td>
<td>Clock Track</td>
<td>500</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1311</td>
<td>Hydraulic</td>
<td>NRZ1</td>
<td>0</td>
<td>Yes</td>
<td>Clock Track</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1302</td>
<td>Dual Hydra</td>
<td>NRZ1</td>
<td>0</td>
<td>Yes</td>
<td>Clock Track</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>230-1/2</td>
<td>Fixed</td>
<td>NRZ1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2311</td>
<td>Hydraulic</td>
<td>FM</td>
<td>0</td>
<td>Yes</td>
<td>Hard Sep</td>
<td>200</td>
<td>200</td>
<td>200(M)</td>
<td>9/69</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2305</td>
<td></td>
<td>NRZ1</td>
<td>0</td>
<td></td>
<td>VFO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2314</td>
<td>Hydraulic</td>
<td>FM</td>
<td>0</td>
<td>Yes</td>
<td>VFO</td>
<td>300</td>
<td>100</td>
<td>100(F)</td>
<td>12/69</td>
<td>10</td>
<td>7.0</td>
</tr>
<tr>
<td>2319</td>
<td>Hydraulic</td>
<td>FM</td>
<td>0</td>
<td>Yes</td>
<td>VFO</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3330</td>
<td>Ser VC Lin</td>
<td>MFM</td>
<td>7</td>
<td>No</td>
<td>VFO</td>
<td>404</td>
<td>50</td>
<td>50(F)</td>
<td></td>
<td>5.2</td>
<td>4.3</td>
</tr>
<tr>
<td>3330-11</td>
<td>Ser VC Lin</td>
<td>MFM</td>
<td>7</td>
<td>No</td>
<td>VFO</td>
<td>808</td>
<td>50</td>
<td>50(F)</td>
<td></td>
<td>2.7</td>
<td>2.0</td>
</tr>
<tr>
<td>3340</td>
<td>Cou VC Lin</td>
<td>MFM</td>
<td>0</td>
<td>No</td>
<td>VFO</td>
<td>348/696</td>
<td>35</td>
<td>50(F)</td>
<td></td>
<td>3.34</td>
<td>2.6</td>
</tr>
<tr>
<td>Sys 32</td>
<td>VC Rot Lin</td>
<td>MFM</td>
<td>0</td>
<td>No</td>
<td>VFO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3.34</td>
<td>2.6</td>
</tr>
<tr>
<td>3344</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>VFO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2.08</td>
<td>1.45</td>
</tr>
<tr>
<td>3350</td>
<td>Voice Coil Lin Motor</td>
<td>MFM</td>
<td>5</td>
<td>No</td>
<td>VFO</td>
<td>555</td>
<td>35</td>
<td>50(F)</td>
<td>4/77</td>
<td>2.08</td>
<td>1.45</td>
</tr>
<tr>
<td>3370</td>
<td>L.V.C.</td>
<td>1/2(2,7)</td>
<td>0</td>
<td>No</td>
<td>VFO</td>
<td>746 + 746</td>
<td></td>
<td>25(TF)</td>
<td></td>
<td>1.57</td>
<td>1.33</td>
</tr>
<tr>
<td>3375</td>
<td>L.V.C.</td>
<td>1/2(2,7)</td>
<td>0</td>
<td>No</td>
<td>VFO</td>
<td></td>
<td></td>
<td>(TF)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3380</td>
<td>L.V.C.</td>
<td>1/2(2,7)</td>
<td>0</td>
<td>No</td>
<td>VFO</td>
<td></td>
<td></td>
<td>(TF)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### TABLE 12.10

<table>
<thead>
<tr>
<th>PAST</th>
<th>NOW</th>
<th>CLOCK</th>
<th>FUTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>FUTURE</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

- **Clock OT**: $A\overline{B}C\overline{D} + A\overline{B}C\overline{D} = 0 + 9$  
  \[ EQ \text{12.28} \]

- **Clock Early**: $A\overline{B}C\overline{D} = 1$  
  \[ EQ \text{12.29} \]

- **Clock Late**: $A\overline{B}C\overline{D} = 8$  
  \[ EQ \text{12.30} \]

- **Data OT**: $A\overline{B}C\overline{D} + A\overline{B}C\overline{D} + A\overline{B}C\overline{D} + A\overline{B}C\overline{D} = 4 + 5 + 14 + 15$  
  \[ EQ \text{12.31} \]

- **Data Early**: $A\overline{B}C\overline{D} + A\overline{B}C\overline{D} = 12 + 13$  
  \[ EQ \text{12.32} \]

- **Data Late**: $\overline{A}BC\overline{D} + \overline{A}BC\overline{D} = 6 + 7$  
  \[ EQ \text{12.33} \]
\[ 2^o = BC + \bar{AB} + A\bar{BC} + \bar{A}\bar{CD} \quad \text{EQ 12.37} \]

\[ 2' = AB + \bar{CD} + \bar{AC} \quad \text{EQ 12.38} \]

which is much easier. This can be implemented with a four line multiplexer.
TABLE 12.13

<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td>1</td>
<td>Early</td>
</tr>
<tr>
<td>2</td>
<td>Late</td>
</tr>
<tr>
<td>3</td>
<td>Early²</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
</tr>
<tr>
<td>6</td>
<td>Late²</td>
</tr>
<tr>
<td>7</td>
<td>On Time</td>
</tr>
</tbody>
</table>

We can write the boolean equation for each condition

\[ 7 = \overline{ABCDE} + ABCDE + \overline{ABCDE} + ABCDE + \overline{ABCDE} + ABC\overline{DE} + \overline{ABCDE} + ABCDE + \overline{ABCDE} + ABCDE = 111 \quad \text{EQ 12.38} \]

\[ 6 = \overline{ABCDE} + \overline{ABC\overline{DE}} = 110 \quad \text{EQ 12.39} \]

\[ 3 = \overline{ABCDE} + ABCDE + \overline{ABCDE} = 011 \quad \text{EQ 12.40} \]

\[ 2 = \overline{ABCDE} + ABCDE + ABCDE + ABCDE = 010 \quad \text{EQ 12.41} \]

\[ 1 = \overline{ABCDE} + ABCDE + ABCDE = 001 \quad \text{EQ 12.42} \]

Now we can write the equations for the bits as a function of powers of 2.

\[ 2^0 = 7 + 3 + 1 \]
\[ 2^1 = 7 + 6 + 3 + 2 \]
\[ 2^2 = 7 + 6 \]  

EQ 12.43
FIG 12-22

MFM ENCODER WITH 5 LEVEL PRE COMPENSATION E', E, O, L, L'
FLYING HEIGHT IN \( \mu \) INCHES

- 1955
- 1956
- 1957
- 1958
- 1959
- 1960
- 1961
- 1962
- 1963
- 1964
- 1965
- 1966
- 1967
- 1968
- 1969
- 1970
- 1971
- 1972
- 1973
- 1974
- 1975
- 1976
- 1977
- 1978
- 1979
- 1980
- 1981
- 1982
- 1983
- 1984
- 1985

1955
1960
1965
1970
1975
1980
1985
Now if we examine the substituted code, we see that the widest spacing between transitions is for the data sequence 0011,1110 which is written as 01000000100 which gives 7 zeros in a row maximum, hence, 7 in the code description 2/3 (1,7). When the code is implemented, the upcoming data is examined to see if a substitution is required. If so, then all four input bits are taken and written
If we look at the Binary written code transition cells, 5 and 6 are always zero, therefore, we only need to decode transition cells 4, 3, 2, and 1 for write purposes.

Cell 1 = \(ABCD + ABCD + ABCD + ABCD + ABCD + ABCD\)  \text{EQ 12.48}

Cell 2 = \(\overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}\)  \text{EQ 12.49}

Cell 3 = \(\overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}\)  \text{EQ 12.50}

Cell 4 = \(ABCD + (\overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD})\)  \text{EQ 12.51}

of which the bracketed terms are redundant since that part is written separately as transition 1 of the next pair of input bits.

from which we can reduce the conditions to the following
There are three terms that cause peaking in the frequency domain:

\[ \left| \frac{G(\omega)}{G_{\text{nomalized}}} \right|^2 = \left( 1 + \frac{\hat{\omega}^2}{\omega^2} \right) \frac{(1 - \hat{\omega}^2)^2}{(1 - \hat{\omega}^2)^2 + \frac{\hat{\omega}^2}{\omega^2} (1 - \frac{\hat{\omega}^2}{x})^2} \]

\[ \hat{\omega}_z = \frac{\hat{\omega}_n}{\sqrt{x}} \]

Note that the \((1 - \frac{\hat{\omega}^2}{x})^2\) term would cause peaking at a much higher frequency than the other two terms. Hence, for minimal peaking, we need to balance the effects of the other two terms. For closed loop bandwidth where

\[ \left| \frac{G(\omega)}{G_{\text{nomalized}}} \right|^2 = \frac{1}{2} \Rightarrow \omega = \omega_{\text{nc}} \]

and was solved numerically and shown in Fig. 11.35. Closed loop peaking

\[ \frac{d}{d\omega} \left| \frac{G(\omega)}{G_{\text{nomalized}}} \right|^2 = 0 \Rightarrow \omega = \omega_{\text{nc}} \]

The solution is shown in Fig. 11.36, 37, and 38. For various values of \(x\) we can tabulate the peaking resulting from ignoring the \(S^3\) term and applying the above derived corrections. These are tabulated in Table 11.1.

Table 11.1

<table>
<thead>
<tr>
<th>(x)</th>
<th>Ignoring (S^3)</th>
<th>Corrected for (S^3)</th>
<th>Improvement</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>4.5 db</td>
<td>4.44 db</td>
<td>.06 db</td>
</tr>
<tr>
<td>10</td>
<td>2.12 db</td>
<td>1.74 db</td>
<td>.39 db</td>
</tr>
<tr>
<td>16</td>
<td>1.56 db</td>
<td>1.08 db</td>
<td>.78 db</td>
</tr>
<tr>
<td>20</td>
<td>1.37 db</td>
<td>.86 db</td>
<td>.51 db</td>
</tr>
<tr>
<td>25</td>
<td>1.21 db</td>
<td>.70 db</td>
<td>.51 db</td>
</tr>
</tbody>
</table>
**Fig 12.23**

\[ \frac{2}{3}(1, 7) \text{ WRITE ENCODER} \]

**Fig 12.24**

\[ \frac{2}{3}(1, 7) \text{ READ DECODER} \]
\[ |G(j\omega)|_{\text{max}} \]

\[ |\text{in dB}] \]

\[ x = 25 \quad x = 20 \]

\[ x = 16 \]

\[ x = 10 \]

\[ x = 4 \]

\[ x = \frac{\omega_D}{\omega_z} = \frac{f_D}{f_z} \]

**FIGURE 36**

**Normalized Zern Frequency**

\[ \omega_z / \pi \]

1.0
Fig 12-25

$2^3(1, 7)$ Decode using 2-3 line decoders
FIG 12-26  A.C. BIAS WRITE WAVEFORMS
USED TO REDUCE THE P.W.S.D. OF THE
READ BACK PULSE
As can be seen, the further apart the pole and zero (X →) the more the amount of error decreases which is what we did when we made the W pole 100 times the W zero. The improvement is noted in the right hand column.

To obtain minimum peaking in the frequency domain, either K should be increased or Wz should be lowered from the values that would occur if we ignored the cubic. These are listed in Table 11.2

**Table 11.2**

<table>
<thead>
<tr>
<th>X</th>
<th>Wz normal</th>
<th>W min peaking</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>.707</td>
<td>.648</td>
</tr>
<tr>
<td>10</td>
<td>.562</td>
<td>.425</td>
</tr>
<tr>
<td>16</td>
<td>.500</td>
<td>.340</td>
</tr>
<tr>
<td>20</td>
<td>.473</td>
<td>.310</td>
</tr>
<tr>
<td>25</td>
<td>.447</td>
<td>.280</td>
</tr>
</tbody>
</table>

The results of these tables are plotted in Fig. 11.39. They show the correction as well as the centroid approach values as a function of X and $X \cdot \omega_z$.
With the introduction of error correcting codes, the definition changed for the two types of errors. Soft errors are defined as correctable errors, or those that are within the error correcting codes capability to correct. Hard errors are designated as those that cannot be corrected, or that fall outside the codes correction capability. A third category then contains the media defects which are still not counted in the error performance but may be specified for the total machine. For example, a machine may have a specification that places a maximum on the number of defects allowed either by total machine, by surface, or by track, or some combination. Read errors are caused by the failure of the recorded transition, if it exists, to generate the correct output bit in the correct sequential time slot of a data stream. There are several mechanisms for this, the dominant ones being noise and interpulse interference or bit shift. Both of these were discussed in Chapter 4, particularly as shown in Figs. 4.11 a, b, and c. This, of course, is true only if the correct channel design has been made, including heads, amplifiers, filters, detector type, and the clocking circuit.

Following work done by Dr. E. Katz and later including Dr. T. Campbell, at Memorex, a method was disclosed that greatly reduced the time required to characterize a channel's error performance. This method permitted the separation of the two dominant error mechanisms for the first time, which permitted optimization of the various channel characteristics for best performance.

Obviously, brute force design and testing costs money, particularly if over design is used in one area in order to compensate for poor design in another. This is now unnecessary. Using a circuit designed by Mr. M. Monett, a curve is generated that totally describes the error performance of a machine.
For a reasonable current, we could use an attenuator of say 10:1 so the current can be raised to 793 µa for the higher gain. This we should do anyway because when we lower the zero and hence the gain, we will require only 7.93 µa (from Wz changes \( \frac{1}{10} \) by \( \sqrt{10^2} \)). We do need to concern ourselves with the bandwidth of the current switches at these current levels. The last item is the voltage swing on the capacitor for the frequency lock range requirements.

\[
\begin{align*}
10 (\Delta V_{w}) &= 10 (0.95V - 0.45V) = 5.0V \approx \pm 2.5V \quad (EQ \ 11.116)
\end{align*}
\]

This we cannot do with the ECL interface from the phase detectors, Fig. 11.40A, therefore, further voltage translation is required before applying the error pulses to the current switches. We require the modification on both phase locked loops as Fig. 11.40A only allows ±0.5 v error range and the first circuit required ±1.25 v, EQ 11.68, and the second required ±2.5 v, EQ 11.116. Let us address the problem of the low current. If we look at the terms for gain, we see \( \frac{1}{C_1+C_2} \). If we raise \( C_2 \) to \( 10^{-7} \) farads instead of \( 10^{-8} \), we can raise the current. We would also need to change the value of \( R_f \) to relocate the zero back to \( 6.25 \times 10^4 \) radians, and the pole by changing \( C_1 \) accordingly to .0066 µF.
Notice that the early part of a record is blocked using "Data Valid." This is to ignore the excessive phase errors during lock up time at the beginning of the record format. Also the type of phase detector used determines the block designated as an "or" following the phase detectors. For simple phase detectors, or non-harmonic phase detectors, as shown in Fig. 11.14A, the circuit shown is adequate. Care must be taken in allowing for "D" setup time in the output block. For harmonic phase detectors, where the up and down errors are turned on simultaneously, an "exclusive or" must replace the "or." Then the difference between the two is fed to the delay line and "D" flip flop. The operation of the two versions is illustrated in Fig. 13.2a and 13.2b.

![Fig. 13.2a](Typical Non-Harmonic Ø Error Discriminator Waveforms)

![Fig. 13.2b](Typical Harmonic Ø Error Discriminator Waveforms)

A typical plot can be made as a function of the total number of pulses out divided by the total number of transitions recorded vs. the delay line setting. Obviously at the Ons setting, almost all transitions recorded exceed the setting. There are several features of this curve that depend on the bit pattern, the resolution, and the system noise. It is usual to use the bit pattern that provides the greatest amount of
Fig 11.40 C

Detector interface modification required by dynamic range.

Gain and filter change for Fast T = Fast lock up and reduced T for minimum phase jitter during data handling.
$10^{10}$ bits need not be transferred. The slope of the curve can just be extended from some lesser value to the $10^{-10}$ level as the curve in this region is a straight line.

Now we have a tool for measuring the performance of a channel we need only find the worst head and the worst media acceptable under the specifications, plot their QPEC curve to obtain the minimum machine performance for on track conditions. Similarly, we could do the same for the off track conditions at the normal 5 psycometric corners of temperature and humidity and power supply variations to predict the worst machine performance. Obviously, if the results are unsatisfactory, then the specifications need to be tightened for some parameter or component until the performance specification is met. This is much simpler than in the past.

While we are discussing specifications, we need to discuss the head and disc/media. Of the many head parameters that can be measured several stand out as being meaningful. These were all discussed in Chapter 4. Of the electrical parameters, amplitudes of the frequency extremes, resolution, and write over are the most significant. It is interesting to note that as amplitude increases, poor resolution can be accepted for the same error performance. This is predicted from the relationships of the QPEC curve. The better amplitude results in a better S/N ratio which means a steeper slope, while a poorer resolution results in a further shift of the corner to the right. With the intercept point fixed at $10^{-10}$ and $W/2$, then various combinations of amplitude and resolution can be accepted. This is taken advantage of in the head specification to allow an increase in head electrical test yield, knowing that these combinations will function well. An example of a head specification curve relating amplitude and resolution is shown in Fig. 13.4.
The gain \( K_1 \) becomes

\[
R = \frac{1}{(4.25 \times 10^7)(10^7)} = \frac{1}{\omega^2 L} = 160, \quad \text{(EQ 11.117)}
\]

\[
\frac{3.195 \times 10^9}{\left(\frac{1}{2} \times \frac{1}{\pi} \times \frac{1}{64 \times 10^7 + 10^7} \times 2 \pi \times 10^7\right)} = 7.93 \times 10^{-3} \quad \text{(EQ 11.118)}
\]

Now if \( K_\alpha \) were \( \frac{1}{10} \) as before, the currents are 7.93 ma for the high gain, fast lock up case, and 79.3 ua for the low gain, lock up which is easier to handle. We have now gone thru a series of compromises in order to come up with a viable design for a phase locked loop. With each compromise, we pointed out the difficulty and a possible solution. The final design is shown in Fig. 11.40\( \text{E} \) and were numbered this way in order to emphasize the development of the design.

We have now discussed three type 2 phase locked loops. The first using the filter of Fig. 11.31A, EQ 11.79 as shown in Fig. 11.32. The second phase locked loop using the filter of Fig. 11.31D, EQ 11.42 as detailed in Fig. 11.40A and C. We then discussed the third order effects and their adjustments if we built a phase locked loop using the filter of Fig. 11.31B, EQ 11.39 as developed in Fig. 11.40B, C, and D. We might profitably discuss a type 1 loop although its use is limited due to its phase error due to the difference between the free running frequency and the input frequency. This error is easily visualized when we think that with a type 1 there is no intergration of the error. The error that is stored on the filter capacitors leaks away, therefore, it must be constantly replenished which requires a constant phase error to maintain the oscillator on frequency.
There are several variations in the QPEC curve that should be discussed. These relate to defects and/or anomalies of the disc/media surface. In Fig. 13.6 a QPEC curve is shown that illustrates the effect of a small agglomerate in the media. This causes a bit or a few bits to have a different local bit shift than the remainder of the track, but the S/N ratio remains the same, hence the curve continues down at the same slope. The feature of Fig. 13.7 is caused by a scratch in the media in proximity to a recorded transition. The scratch causes a $\frac{d\theta}{dt}$ signal, called an extra bit or drop in. The pulse adds to an existing transition and phase shifts the transition beyond the W/2 limit, thus causing the curve to extend to the right at one count per revolution or more. The variation shown in Fig. 13.6 could also be caused by this mechanism if the shift is small.

During manufacturing testing of a large number of machines, the QPEC curve is not cost or time effective. There are other techniques that permit definitive testing. It has been customary to do several things, parameter or circuit wise, to the channel to remove some of the margin built into the
The gain of the phase detector is $\Delta V_{\text{osc}} \pi (2)^{\frac{1}{2}}$ volts/rad. The oscillator output is a sawtooth wave from -2.0 v to +2.0 v as is seen by the reference clamp voltage at the emitter of Q2 and the +2 v reference on the comparator. The gain is

$$W_{\text{osc}} = \left( F_{\text{osc}} \times 2\pi \right) = \frac{2\pi}{T_{\text{osc}}} = \frac{2\pi}{\left( (4.0v) \times C_0 \right)}$$

(EQ 11.119)

The current $I_{\text{source}}$ is

$$I_{\text{source}} = \frac{V_{\text{ref}} - V_{\text{osc}} + V_r}{R_s}$$

(EQ 11.120)

Therefore, the gain of the oscillator is radians per volt second is

$$W_{\text{osc}} = \frac{(V_{\text{ref}} - V_{\text{osc}} + V_r) \times 2\pi}{(R_s \times (4.0v) \times (C_0))}$$

(EQ 11.121)

The filter is in two parts. The first is the sample and hold network, $R_1$ in parallel with $C_1$, and the second is $R_2$ in series with $C_2$. Assuming the design of the analog switch and the input pulse width permits full charge or discharge of the hold capacitor, we can write the equation 11.122 if $K_s$ = sample rate gain, $K_{sh}$ is the sample and hold filter gain.

$$G(s) = K_s K_\phi K_{sh} K_F \frac{K_o}{s}$$

(EQ 11.122)

Therefore,

$$\frac{G(s)}{\Phi(s)} = \frac{G(s)}{1 + G(s)} = \frac{K_s K_\phi K_{sh} K_F \frac{K_o}{s}}{1 + K_s K_\phi K_{sh} K_F \frac{K_o}{s}}$$

(EQ 11.123)
greater than a single setting thus causing an error in a data channel—
two different functions for two different results. Of course, the QPEC cir-
cuit could be used at a single setting to get an error indication, but as the
channel also provides record position as byte count information of the error
location it would require extra circuitry if the QPEC circuit were used for defect
logging as well as just a channel functionality test.

At this point it might be well to point out a method devised by Mr. F.
Sordello that graphically predicts the performance of a recording channel if
an isolated pulse can be measured for Pw50 and the channel S/N ratio is known.
The method uses an Arc Tangent pulse drawn on a sheet of paper with a normalized
amplitude and time scale. A. Drawn on the same sheet and centered is the differ-
entiated pulse shown to scale and again at 10 X horizontal scale similarly
centered.

Fig. 13.9

Using this sheet and a table of noise amplitude probabilities, both intersymbol
interference caused bit shift and noise caused bit shift can be predicted. The
first is done by algebraically adding the contribution of a second inverted Arc
Tangent pulse (Fig. 13.10),
FIG 11.42 A
DATA DECKLOCKING TIMING

FIG 11.42 B
DATA DECKLOCKING PRINCIPLES

FIG 11.43
PULSE GLITCHING OF LATE DATA

FIG 11.44 A
DATA WINDOW EXTENDER AND NRZ CONVERTOR (T' L VERSION)

FIG 11.44 B
placed at the correct spacing of \( \frac{t_s}{P_{\text{ym}}} \) then doing the same to the differentiated Arc Tangent pulse. The peak amplitude reduction is shown on the first curve. The intersymbol interference caused bit shift is shown as the difference in time between the original differentiated pulse zero base line crossing and that of the second or modified differentiated zero base line crossing.

The contribution of bit shift from noise can be determined using a curve relating RMS noise amplitude to a gaussian distribution.

The gaussian distribution is:

\[
P(x) = \frac{1}{\sqrt{2\pi}\sigma^2} e^{-\frac{x^2}{2\sigma^2}}
\]

EQ 13.1

From this equation we can generate a table of noise amplitude as a function of probability of occurrence.

(See MISCHA - SCHWARTZ - McGRAW HILL, 1959, Page 373-390)
or B as they are rejected by G anyway. This is a very useful circuit and is required for all FM codes unless logic is devised to overcome the original limitations of both pulse width and propagation delays. The shift register itself is used to convert from RZ to NRZ which is used to transmit data between units of a system.

RZ to NRZ Convertors for Valued Pulses

The design problem with this type circuit is that there is no interleaved "clock pulse" cycle to use for housekeeping activities such as we used for extending the data window. Obviously the circuits that must be devised for this application must be edge sensitive only, as each cycle is a complete window in itself. The problem is at both extremes of the window unless the designer disallows a small area at each extreme of the window. If this is done, then a pulse located near the edge will be missed entirely and not just and mispositioned. Careful attention to logic delays and extra circuits for parallel use are required to ensure no missing data. Fig. 11.45A, B, and C show both the waveform application and a circuit. The data input is slimmed into a very narrow pulse by A which sets B. An overlap of the set pulse and the possible clock edge is possible therefore, that data bit will be maintained in B causing an error if the next pulse is missing. The FF C is only used for delay to account for propagation thru B and the set up of block D. Again, if the delay from C is not long enough, then the late bit into B will not propagate on the cycle but will possibly show up in the next position due to the overlap of the set and clock lines of B. Block E is now added to allow for the completed set pulse into B before B is clocked. This is about the best that can be done using current logic for this application. What would be great is to have a block that has two independent clocks, one for data and the other for clock.
**Gaussian Distribution**

$$f(x) = \frac{1}{\sqrt{2\pi} \sigma} e^{-\frac{x^2}{2\sigma^2}}$$

**Probability Density**

- **Magnitude of a Negative Voltage**
- **Magnitude of a Positive Voltage**

**σ = Standard Deviation of Gaussian Rayleigh Function**

For noise...

**σ relates to the RMS value!**

For more, read p. 373 - 390


**RMS Noise = \( \sigma \)**

<table>
<thead>
<tr>
<th>( N )</th>
<th>Probability of Occurrence of Noise Per</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1.0</td>
</tr>
<tr>
<td>1</td>
<td>0.32</td>
</tr>
<tr>
<td>2</td>
<td>0.21</td>
</tr>
<tr>
<td>3</td>
<td>0.12</td>
</tr>
<tr>
<td>4</td>
<td>0.07</td>
</tr>
<tr>
<td>5</td>
<td>0.05</td>
</tr>
<tr>
<td>6</td>
<td>0.03</td>
</tr>
<tr>
<td>6.36</td>
<td>0.0000000000000000000</td>
</tr>
<tr>
<td>7</td>
<td>0.0000000000000000000</td>
</tr>
<tr>
<td>8</td>
<td>0.0000000000000000000</td>
</tr>
</tbody>
</table>

F.J. Smith 2/88
Starting Circuits

Before we leave the subject of Phase Locked Loops, we should discuss starting circuits. These circuits are used to stop the oscillator briefly and restart it in phase with the incoming data. This is useful if the oscillator is already running near or at the incoming frequency which minimizes the phase correction required. If the incoming data pulses were inputted at random phases to the oscillator, then there is a distinct possibility that the oscillator will slip phase, meaning the phase error exceeds 180° therefore it will lock up on the next cycle. For mixed clock and data systems, this will cause clock pulses to be misinterpreted as data pulses. Also, it takes longer for the loop to stabilize after a 360° slip. In disc files it is now customary to lock the "VFO" to the "PLO" during non-Read cycles and then switch to read pulses during Read. The circuits are also complicated by using non harmonic phase detectors when locking to the "PLO," and using a harmonic phase detector when locking to data. The block diagram is shown in Fig. 11.46. Here we have both features of the oscillator clamp controlled by the changing edge of the Read Gate and the input data (either Read Data or "PLO") as well as the 'High Bandwidth' switch used for fast sync up. This latter is usually referred to as 'Fast T'. As can be seen, the oscillator is clamped to one half cycle until the counter is satisfied by counting input "data" after the Gate edge. For correct operation, the clamp must be able to charge the capacitor during some minimum interval. For some type oscillators, this minimum interval is one half cycle, therefore, the counter must count to two and hold. For others, a single count and hold will suffice. The Fast T must also be synchronized with the data due to the gain change. The circuitry for doing this includes the current gain change and the filter change (zero-pole) switches illustrated in Fig. 1140E. The control blocks are simply a regular single shot.
of the differentiated noise including electronic and disc/media noise at the same location.

The peak value of noise voltage becomes

\[(6.36)(V_{n \text{ RMS}})\]  

EQ 13.4

or in terms of the \(\frac{ds}{dn}\) ratio and converting the RMS sig voltage to base to peak at the same time we get

\[
V_{n \text{Peak}} = \frac{6.36}{\sqrt{2}} \frac{ds}{dn} = 4.497 \frac{ds}{dn} \]  

EQ 13.5

which is the peak noise expressed as a fraction of the signal peak.

When we used the \(d\text{(RMS signal)}\) value to get \(\text{our } d(S/N)\) ratio, we are really in error when we use this value with a differentiated isolated pulse as the amplitude of the isolated pulse is greater. All that occurs is an error in favor of poorer performance which is acceptable.

Going back to our graph we now locate this amplitude fraction on the expanded scale (Fig. 13.12)

---

Fig. 13.12

differentiated pulse. The value of the peak shift can be read off on the horizontal scale and multiplied by \(P_{w50}\) which converts it into bit shift in seconds \(\frac{2}{14.13}\)
triggered by the change of the Read Gate followed by a 'D' F.F. Thus the 'High
B.W.' or 'Fast T' signal will be synchronized with the first data pulse following
the Read Gate change and is reset by the first data pulse following the fall of
the single shot output.

Data Format Requirements

From the above we can see that it takes time for the various circuits to be
ready to properly handle the data. The Write requires establishment of the Write
Current only before valid transition can be written on a previously selected head.
With Read, the amplifier requires recovery from any select transient, the AGC
requires establishment and lastly the "VFO" require synchronization. Thus the
preable written prior to each record must include the foregoing, plus some data
pattern recognizable as 'the grouping' just prior to the actual record. This grouping
can be a single transition phased to occur in the data window or some pattern.

With FM codes, some means must be provided to allow differencing between clock pulses
and data pulses. This is usually accomplished during the synchronization time of
the VFO by making all transitions, clock transitions. Circuitry can be added to
ensure that during this period no data is clocked out of the data separator. If
it does, then the phase of the oscillator requires reversal. This is easy to do
for FM code since the oscillator is required to run at a frequency that includes
both data and clock pulse cycles serially for phase detector use, but at half this
rate for separation use; therefore, an intervening F.F. is added to divide by
two. If, during the synchronization period, a "data" were clocked out, it would
be routed to the reset line of the FF to reverse its phase. Such a circuit is
shown in Fig. 11.47.
Now to get the total bit shift due to intersymbol interference and noise, we just add the two values. According to our earlier rule of thumb each of these two values should be about one third of the half window width each which predicts performance at the required error rate (including margin of one third half window.)
FIG 12.1
RZ CODE, DATA, IWRITE, VREAD. $1(0, \infty)$

FIG 12.2
NRZI CODE, DATA, IWRITE, VREAD. $1(0, \infty)$

FIG 12.3
MODIFIED NRZI CODE, SHOWING DATA, SYNC CODES $\frac{8}{9}(0, 8)$

FIG 12.4
FM CODE, DATA, IWRITE, VREAD $\frac{1}{2}(0, 1)$
<table>
<thead>
<tr>
<th>DRIVE #</th>
<th>INTERFACE</th>
<th>CONTROL UNIT</th>
<th>RESIDE EXTERNAL WRITE PROTECTION</th>
<th>ROT RPM</th>
<th>TRAVERSE RATE (K/STORE)</th>
<th>REVOLUTION TIME</th>
<th>NO. OF CYLINDERS</th>
<th># REC SURFACES</th>
<th>FIXED HEADS</th>
<th>MOVING HEADS</th>
<th>BYTES/TRACK</th>
<th>TRACK DENSITY</th>
<th>MAX BIT DENSITY</th>
<th>READ TIME</th>
<th>INTERFACE LEVELS</th>
<th>DATA ERROR RATE</th>
<th>SEEK ERROR RATE</th>
<th>BIT CELL TIME</th>
</tr>
</thead>
<tbody>
<tr>
<td>680</td>
<td>IBM 2314</td>
<td>MX2 651</td>
<td>YES</td>
<td>2400</td>
<td>321 KB/S</td>
<td>25 MS</td>
<td>203</td>
<td>20</td>
<td>20</td>
<td>29 MB</td>
<td>7.250</td>
<td>100 TPI</td>
<td>2228 BPI</td>
<td>12 MC</td>
<td>35 MB</td>
<td>-2.5 V</td>
<td>0 V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3670</td>
<td>IBM 3300-1</td>
<td>MX2 3673</td>
<td>YES</td>
<td>3600</td>
<td>806 KB/S</td>
<td>16.67 MS</td>
<td>404</td>
<td>18</td>
<td>19</td>
<td>100 MB PER SPINDLE</td>
<td>13,000</td>
<td>182 TPI</td>
<td>4040 BPI</td>
<td>5 MS</td>
<td>27 MS</td>
<td>0 V/1.7 V (BT23/24)</td>
<td>0 V/1 V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3875</td>
<td>IBM 3330-2</td>
<td>MX2 3673</td>
<td>YES</td>
<td>3600</td>
<td>806 KB/S</td>
<td>16.67 MS</td>
<td>808</td>
<td>18</td>
<td>19</td>
<td>200 MB PER SPINDLE</td>
<td>13,000</td>
<td>370 TPI</td>
<td>4040 BPI</td>
<td>5 MS</td>
<td>27 MS</td>
<td>0 V/1.7 V (BT23/24)</td>
<td>0 V/1 V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>677-30</td>
<td>CDC 9768</td>
<td>NO</td>
<td></td>
<td>3600</td>
<td>1208 KB/S</td>
<td>16.67 MS</td>
<td>823</td>
<td>18</td>
<td>19</td>
<td>300 MB PER SPINDLE</td>
<td>20,160</td>
<td>364 TPI</td>
<td>6060 BPI</td>
<td>86 MB</td>
<td>36 MB</td>
<td>10 F SOFT</td>
<td>10 F HARD</td>
<td>153 NS</td>
</tr>
<tr>
<td>677-0</td>
<td>CDC 9760</td>
<td>TELEFILE</td>
<td>NO</td>
<td>3600</td>
<td>806 KB/S</td>
<td>16.67 MS</td>
<td>411</td>
<td>18</td>
<td>19</td>
<td>100 MB</td>
<td>12,440</td>
<td>182 TPI</td>
<td>4040 BPI</td>
<td>8 MS</td>
<td>28.5 MS</td>
<td>75107</td>
<td>75110</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>677-1</td>
<td>DEC-OCL</td>
<td>DEC-OCL</td>
<td>NO</td>
<td>3600</td>
<td>806 KB/S</td>
<td>16.67 MS</td>
<td>411</td>
<td>18</td>
<td>19</td>
<td>100 MB</td>
<td>12,440</td>
<td>182 TPI</td>
<td>4040 BPI</td>
<td>8 MS</td>
<td>28.5 MS</td>
<td>7404</td>
<td>7438</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>677-2</td>
<td>IBM 3330-2</td>
<td>ISSI</td>
<td>YES</td>
<td>3600</td>
<td>806 KB/S</td>
<td>16.67 MS</td>
<td>411</td>
<td>18</td>
<td>19</td>
<td>100 MB</td>
<td>12,440</td>
<td>182 TPI</td>
<td>4040 BPI</td>
<td>8 MS</td>
<td>28.5 MS</td>
<td>0 V/1.7 V (BT23/24)</td>
<td>-0.9 V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>612</td>
<td>CDC 9760</td>
<td>NO</td>
<td></td>
<td>3600</td>
<td>1208 KB/S</td>
<td>16.67 MS</td>
<td>350</td>
<td>2</td>
<td>4</td>
<td>28 MB</td>
<td>12,100</td>
<td>370 TPI</td>
<td>9538 BPI</td>
<td>7 MS</td>
<td>32 MB</td>
<td>75107</td>
<td>75110</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>601</td>
<td>CDC 9760</td>
<td>MISC 1000</td>
<td>YES</td>
<td>2964</td>
<td>885 KB/S</td>
<td>20.24 MS</td>
<td>350</td>
<td>7</td>
<td>3</td>
<td>30 MB</td>
<td>17,290</td>
<td>300 TPI</td>
<td>5538 BPI</td>
<td>7 MS</td>
<td>32 MB</td>
<td>75107</td>
<td>75110</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3640</td>
<td>IBM 3340-2</td>
<td>IBM 3643</td>
<td>YES</td>
<td>2964</td>
<td>885 KB/S</td>
<td>20.24 MS</td>
<td>349</td>
<td>3</td>
<td>6</td>
<td>35 MB</td>
<td>8,360</td>
<td>70 MB</td>
<td>20 MS</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
<td>10 F HARD</td>
<td>141 NS</td>
</tr>
<tr>
<td>3643</td>
<td>IBM 3300-2</td>
<td>IBM 3674</td>
<td>NO</td>
<td>2964</td>
<td>885 KB/S</td>
<td>20.24 MS</td>
<td>349</td>
<td>3</td>
<td>6</td>
<td>35 MB</td>
<td>8,360</td>
<td>70 MB</td>
<td>20 MS</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
<td>10 F HARD</td>
<td>141 NS</td>
</tr>
<tr>
<td>3650</td>
<td>IBM 3350-2</td>
<td>IBM 3653</td>
<td>YES</td>
<td>3600</td>
<td>1198 KB/S</td>
<td>16.8 MS</td>
<td>555</td>
<td>15</td>
<td>60</td>
<td>1.14 MB</td>
<td>19,089</td>
<td>480 TPI</td>
<td>6350 BPI</td>
<td>10 MS</td>
<td>25 MB</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3653</td>
<td>IBM 3350-2</td>
<td>IBM 3674</td>
<td>NO</td>
<td>3600</td>
<td>1198 KB/S</td>
<td>16.8 MS</td>
<td>555</td>
<td>15</td>
<td>60</td>
<td>1.14 MB</td>
<td>19,089</td>
<td>480 TPI</td>
<td>6350 BPI</td>
<td>10 MS</td>
<td>25 MB</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3644</td>
<td>IBM 3344</td>
<td>IBM 3653</td>
<td>NO</td>
<td>2964</td>
<td>885 KB/S</td>
<td>20.24 MS</td>
<td>2784</td>
<td>15</td>
<td>60</td>
<td>1.0 MB</td>
<td>8,360</td>
<td>800 TPI</td>
<td>5640 BPI</td>
<td>10 MB</td>
<td>25 MB</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
</tr>
<tr>
<td>3652</td>
<td>IBM 3355</td>
<td>YES</td>
<td></td>
<td>3600</td>
<td>1198 KB/S</td>
<td>16.8 MS</td>
<td>1110</td>
<td>15</td>
<td>120</td>
<td>2.26 MB</td>
<td>19009</td>
<td>835 TPI</td>
<td>6350 BPI</td>
<td>8 MS</td>
<td>22 MS</td>
<td>0 V/1.7V (BT23/24)</td>
<td>0 V/1.7V</td>
<td>10 F SOFT</td>
</tr>
</tbody>
</table>
FIG 12.5

PM CODE: DATA, ENCODED, I_WRITE, V_READ, VALUE \( \frac{1}{2} (0, 1) \)

FIG 12.6

MFM CODE: DATA, ENCODED, I_WRITE, V_READ, HIGH RESOLUTION \( \frac{1}{2} (1, 3) \)

FIG 12.7

M²Fm CODE: DATA, ENCODED, I_WRITE, V_READ \( \frac{1}{2} (1, 7) \)
<table>
<thead>
<tr>
<th>MACHINE</th>
<th>SEEK</th>
<th>MAX SEEK</th>
<th>AVG SEEK</th>
<th>HEADS/R/W DISKS</th>
<th>SURFACES</th>
<th>TRACK FIXED MOVING</th>
<th>HEADS R/W MOVING</th>
<th>CAPACITY SPINDLE</th>
<th>TRACK CUSTOMER</th>
<th>TRACK MATTED TRACK</th>
</tr>
</thead>
<tbody>
<tr>
<td>350</td>
<td>800</td>
<td>2</td>
<td>50</td>
<td>F</td>
<td></td>
<td>5 MBy</td>
<td></td>
<td>485</td>
<td>460</td>
<td>460</td>
</tr>
<tr>
<td>1405</td>
<td>800</td>
<td>F</td>
<td></td>
<td></td>
<td></td>
<td>20 MBy</td>
<td></td>
<td>970</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1301</td>
<td>180</td>
<td>48</td>
<td>50</td>
<td>F</td>
<td>24 + 24</td>
<td>56 MBy</td>
<td></td>
<td>2600</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1311</td>
<td>150</td>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td>3.65 MBy</td>
<td></td>
<td>3500</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1302</td>
<td>48</td>
<td>50</td>
<td></td>
<td>F</td>
<td>24 + 24</td>
<td>234 MBy</td>
<td></td>
<td>5208</td>
<td></td>
<td></td>
</tr>
<tr>
<td>230-1/2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2311</td>
<td>25</td>
<td>100</td>
<td>75 MS</td>
<td>10</td>
<td></td>
<td>7.25 MBy</td>
<td></td>
<td>3906</td>
<td>3675</td>
<td>3675</td>
</tr>
<tr>
<td>2305</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2314</td>
<td>25</td>
<td>100</td>
<td>75 MS</td>
<td>20</td>
<td></td>
<td>29.3 MBy</td>
<td></td>
<td>7812</td>
<td>7200</td>
<td>7200</td>
</tr>
<tr>
<td>2319</td>
<td>60</td>
<td>20</td>
<td></td>
<td>R</td>
<td>20</td>
<td>29.3 MBy</td>
<td></td>
<td>13440</td>
<td>13030</td>
<td>13030</td>
</tr>
<tr>
<td>3330-11</td>
<td>10</td>
<td>55</td>
<td>20 MS</td>
<td>19</td>
<td></td>
<td>100 MBy</td>
<td></td>
<td>13440</td>
<td>13030</td>
<td>13030</td>
</tr>
<tr>
<td>3330</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3340</td>
<td>25</td>
<td>7/13 / 30</td>
<td>6</td>
<td>R</td>
<td>6-12 / 30</td>
<td>35/70 MBy</td>
<td></td>
<td>8960</td>
<td>8368</td>
<td>8368</td>
</tr>
<tr>
<td>Sys 32</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3344</td>
<td>10</td>
<td>50</td>
<td>25 MS</td>
<td>30</td>
<td></td>
<td>280 MBy</td>
<td></td>
<td>8960</td>
<td>8368</td>
<td>8368</td>
</tr>
<tr>
<td>3350</td>
<td>10</td>
<td>50</td>
<td>25 MS</td>
<td>30 / 60</td>
<td></td>
<td>317.5 MBy</td>
<td></td>
<td>19968</td>
<td>29069</td>
<td>19069</td>
</tr>
<tr>
<td>3370</td>
<td>20</td>
<td>26</td>
<td>6 R/W+5S/ACT</td>
<td>F</td>
<td>12/ACT</td>
<td>571.3 MBy</td>
<td></td>
<td>37632 R/W 744 B1/Cyl</td>
<td>15Ser 24 Alt/Cyl</td>
<td>512/Block</td>
</tr>
<tr>
<td>3375</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3380</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>819 MBy</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
as a fraction, thus, two input bits may be assigned into four cell positions and will, therefore, be designated

\[ \frac{m}{n} = \frac{2}{4} = \frac{1}{2} \quad \text{(EQ 12.1)} \]

The remaining code designations refer to the minimum and maximum run length of zeros. The minimum number of zeros is designated as \( d \), and the maximum number of zeros is \( k \), thus any code can be described

\[ \frac{m}{n} (d,k) \quad \text{(EQ 12.2)} \]

To see how we use this designation, let us try it on several of the codes we have previously introduced. Our NRZI code can be written

\[ \frac{m}{n} (d,k) = 1 (0,\infty) \quad \text{(EQ 12.3)} \]

where \( m=1 \), \( n=1 \) meaning that for every input bit there is a unique cell assigned. \( d \) is zero meaning that each cell can have a one bit, and \( k=\infty \) indicates that an all zero record can be written without any transitions. The code similar to NRZI where a ninth sync bit is added for every eight bits can be written

\[ \frac{m}{n} (d,k) = \frac{8}{9} (0,8) \quad \text{(EQ 12.4)} \]

which would be easier to handle thru the amplifiers. The FM code would be

\[ \frac{m}{n} (d,k) = \frac{1}{2} (0,1) \quad \text{(EQ 12.5)} \]

meaning that there are two cell positions for every input data. Each cell can be filled and only one cell in a row may be left zero.

The PM code is designated the same. For this reason we still need further description to identify any particular code. The MFM code is written

\[ \frac{m}{n} (d,k) = \frac{1}{2} (1,3) \quad \text{(EQ 12.6)} \]

where any bit is associated with two cell positions, one of which must be left
<table>
<thead>
<tr>
<th>DATE</th>
<th>CLOCK</th>
<th>CODE</th>
<th>ECC</th>
<th>AVE RESOLUTION</th>
<th>ELECTRONIC MACHINE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1956 7</td>
<td>CLOCK</td>
<td>NR2I</td>
<td>NO</td>
<td>1.0</td>
<td>CLIPPING</td>
</tr>
<tr>
<td>1956 8</td>
<td>CLOCK</td>
<td>NR2I</td>
<td>NO</td>
<td>1.0</td>
<td>CLIPPING</td>
</tr>
<tr>
<td>1956 9</td>
<td>CLOCK</td>
<td>NR2I</td>
<td>NO</td>
<td>1.0</td>
<td>CLIPPING</td>
</tr>
<tr>
<td>1956 10</td>
<td>CLOCK</td>
<td>NR2I</td>
<td>NO</td>
<td>1.0</td>
<td>CLIPPING</td>
</tr>
<tr>
<td>1956 11</td>
<td>SELF</td>
<td>FM</td>
<td>NO</td>
<td>2.5</td>
<td>LIMIT</td>
</tr>
<tr>
<td>1956 12</td>
<td>SELF</td>
<td>FM</td>
<td>NO</td>
<td>2.5</td>
<td>LIMIT</td>
</tr>
<tr>
<td>1956 13</td>
<td>SELF</td>
<td>MFM</td>
<td>11 bit</td>
<td>1.5</td>
<td>ΔV GATE</td>
</tr>
<tr>
<td>1956 14</td>
<td>SELF</td>
<td>MFM</td>
<td>11 bit</td>
<td>1.5</td>
<td>GATE</td>
</tr>
<tr>
<td>1956 15</td>
<td>SELF</td>
<td>MFM</td>
<td>4 bit</td>
<td>1.3</td>
<td>CLIPPING</td>
</tr>
<tr>
<td>1956 16</td>
<td>SELF</td>
<td>MFM</td>
<td>4 bit</td>
<td>1.3</td>
<td>ΔV GATE</td>
</tr>
<tr>
<td>1956 17</td>
<td>SELF</td>
<td>0.5 (2.7)</td>
<td>16 bit</td>
<td>1.1</td>
<td>CLIPPING</td>
</tr>
</tbody>
</table>

*SELF CLOCKING GROUP CODES*
boundary of a cell, suppress all clock bits at the cell center except those preceded and followed by a zero, and so on as the boundary is changed to the trailing boundary instead of the leading boundary.

The group codes differ in that they are substitution codes with sometimes very elaborate rules as to run length. The most familiar of these is the GCR code, or Group Coded Recording, used in the tape industry.

$$\frac{m}{n}(d,k) = \frac{4}{5}(0,2)$$  \hspace{1cm} \text{EQ 12.8}

The code conversion is listed in Table 12.1 below.

<table>
<thead>
<tr>
<th>Table 12.1 GCR Code</th>
<th>Data Value</th>
<th>Recorded</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>11001</td>
<td></td>
</tr>
<tr>
<td>0001</td>
<td>11011</td>
<td></td>
</tr>
<tr>
<td>0010</td>
<td>10010</td>
<td></td>
</tr>
<tr>
<td>0011</td>
<td>10011</td>
<td></td>
</tr>
<tr>
<td>0100</td>
<td>11101</td>
<td></td>
</tr>
<tr>
<td>0101</td>
<td>10101</td>
<td></td>
</tr>
<tr>
<td>0110</td>
<td>10110</td>
<td></td>
</tr>
<tr>
<td>0111</td>
<td>10111</td>
<td></td>
</tr>
<tr>
<td>1000</td>
<td>11010</td>
<td></td>
</tr>
<tr>
<td>1001</td>
<td>01001</td>
<td></td>
</tr>
<tr>
<td>1010</td>
<td>01010</td>
<td></td>
</tr>
<tr>
<td>1011</td>
<td>01011</td>
<td></td>
</tr>
<tr>
<td>1100</td>
<td>11110</td>
<td></td>
</tr>
<tr>
<td>1101</td>
<td>01101</td>
<td></td>
</tr>
<tr>
<td>1110</td>
<td>01110</td>
<td></td>
</tr>
<tr>
<td>1111</td>
<td>01111</td>
<td></td>
</tr>
</tbody>
</table>
as taken from his paper.

**TABLE 12.3 3PM CODE**

<table>
<thead>
<tr>
<th>Input</th>
<th>Adjacent Word Influence</th>
<th>Output</th>
<th>( p' )</th>
<th>( P_1 )</th>
<th>( P_2 )</th>
<th>( P_3 )</th>
<th>( P_4 )</th>
<th>( P_5 )</th>
<th>( P_6 )</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>X</td>
<td>+</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>001</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>010</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>011</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>011</td>
<td>X</td>
<td>+</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>X</td>
<td>+</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>+</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>+</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>111</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

where +=influence, 0=no influence, X=don't care, and \( p'_6 \) is the previous word's \( p_6 \) as altered for this word. For a further explanation, see the paper entitled "A New Look Ahead Code for Increased Data Density" GV Jacoby. IEEE Sept Proceedings on Magnetics 1977, vol 13, No 5, p 1202. Another code that is useful is designated as (Newman, Fisher)

\[
m/n (d,K) = \frac{2}{3} (1,7)
\]

**EQ 12.10**
The first IBM disc drive to use a group code was the 3370. This code is
designated as
\[ \frac{m}{n}(d,k) = \frac{7}{2} (2,7) \]  
EQ 12.11

The code compression \( Dr = \frac{3}{2} \neq 1.5 \). To utilize the code, input data may be
accepted 2, 3, or 4 bits at a time depending on the content. All possible
combinations can be made up from those listed in Table 12.5. This code is
attributed to Mr. Franazek of IBM.

**TABLE 12.5**

<table>
<thead>
<tr>
<th>DATA</th>
<th>CODE</th>
<th>AB</th>
<th>AB</th>
<th>AB</th>
<th>AB</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>01</td>
<td>00</td>
<td>00</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>010</td>
<td>10</td>
<td>01</td>
<td>00</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>0010</td>
<td>00</td>
<td>10</td>
<td>01</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>0C</td>
<td>00</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>011</td>
<td>00</td>
<td>10</td>
<td>00</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>0011</td>
<td>00</td>
<td>00</td>
<td>10</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>00</td>
<td>01</td>
<td>00</td>
<td>00</td>
<td></td>
</tr>
</tbody>
</table>

1/2 (2,7) code

As there are so many codes possible of both the block and the merging types,
we will not cover the remainder, but will simply give some equations that when
solved will describe some of them. These equations were described by Dr.
T. Campbell. The number of code words, \( Cw(n,d) \), is given by
\[
Cw(n,d) = \frac{R_{max} (n-d)!}{\sum_{i=1}^{d} \frac{1}{i} (n-(d+1)i)!} 
\]
EQ 12.12

where \( R_{max} = \frac{n}{d+1} \)
Fig 12.8  F.M. WINDOW UNSYMMETRY

Fig 12.9  M²FM WINDOW UNSYMMETRY

Fig 12.10  PEAK SHIFT DUE TO PULSE INTERACTION

Fig 12.11
A = WRITE ON TIME
B = READ BACK SHIFTED
C = WRITE PRE COMPENATED
D = READ BACK NEARLY ON TIME

Fig 12.12  NRZI ENCODER

Fig 12.13  F.M. ENCODER