EMBEDDED SYSTEMS: CISC OR RISC?
ENERGY-MANAGEMENT IC TARGETS PORTABLES

FOR ENGINEERS AND ENGINEERING MANAGERS — WORLDWIDE

ELECTRONIC DESIGN
A PENTON PUBLICATION U.S. $5.00
JUNE 27, 1991

A NEW GENERATION OF HIGH-VOLTAGE IC OP AMPS ARRIVES

• DESIGN-TEAM ISSUES: DESIGN FOR TESTABILITY
• COMBINING IN-CIRCUIT AND SCAN TESTING
• TESTABILITY THROUGH HIERARCHICAL DESIGN
NO INDUCTORS!

+5V IN/-5V OUT INVERTER

POWERS 100mA LOADS

MAX660 Plus 2 Capacitors Deliver 95% Efficiency

Using two low-cost capacitors, Maxim's new MAX660 charge-pump voltage inverter converts a 1.5V to 5.5V input to a -1.5V to -5.5V output. The charge pump's 100mA output replaces switching regulators, eliminating the need for inductors and their associated cost, size and EMI. For instance, with a 5V input, the MAX660 delivers 100mA at -4.35V. Compact 8-pin DIP and SOIC* packages coupled with a 95% power-conversion efficiency make the MAX660 ideal for battery-powered applications.

- Only 2 Capacitors, NO Inductors
- 10kHz and 45kHz Internal Oscillator
- Voltage Inverter Mode: \( V_{\text{OUT}} = -V_{\text{IN}} \)
- Voltage Doubler Mode: \( V_{\text{OUT}} = 2 \times V_{\text{IN}} \)
- 1.5V to 5.5V Input Voltage Range
- 200µA No-Load Supply Current
- Only $2.95

The MAX660 uses only 2 external components and is available in space-saving 8-pin DIP and SOIC packages.

High efficiency makes the MAX660 ideal for portable applications.

FREE DC-DC Converter Design Guide

Includes: ✦ Application Notes ✦ Data Sheets ✦ Cards For Free Samples

Simply circle the reader response number, contact your Maxim representative or Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX (408) 737-7194.

Maxim's new MAX660 voltage inverter powers 100mA loads.


* SOIC packages available after August, 1991.

1 FOB USA, 1000-up

Maxim is a registered trademark of Maxim Integrated Products. © 1991 Maxim Integrated Products.

CIRCLE 183
A question for designers who aren't yet using high-performance μPLDs.

Ever feel like your system designs aren't quite up to speed, so to speak? It's probably not your fault. Because PLDs have typically forced designers to sacrifice performance to achieve higher integration.

But not any more.

Now, with Intel's μPLD family of programmable logic devices, you can finally achieve the higher integration you need—with the low total propagation delay you want.

In fact, with $t_{PD}$ figures as low as 10ns, Intel's 16-macrocell 85C060 and 24-macrocell 85C090 are, without question, the fastest integrated PLDs in the industry.

So what are you waiting for? Call (800) 548-4725 and ask for Literature Packet #1A81.

We'll send you everything you need to know about how to improve system performance. Without delay.

Why the big delay?

<table>
<thead>
<tr>
<th>PLD Performance</th>
<th>16-macrocell</th>
<th>24-macrocell</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel 85C060</td>
<td>10ns</td>
<td></td>
</tr>
<tr>
<td>PALCE610</td>
<td>15ns</td>
<td></td>
</tr>
<tr>
<td>20RA10</td>
<td>35ns</td>
<td></td>
</tr>
<tr>
<td>EP910</td>
<td>33ns</td>
<td></td>
</tr>
</tbody>
</table>

*Propagation Delay

©1991 Intel Corporation. All product names are trademarks of their respective owners.
Did you hear about the 74-pounder they caught in the Columbia River?
It worked without a snag.

This is a story about the one that got away. And then came back as reliably as ever.

In 1987, bandits stole four HP signal generators from a truck in Spokane, Washington. Luckily, police managed to recover three of them. But the last one disappeared without a trace.

Six months later, a man fishing the Columbia River hauled in a heavy metal box. Well, within a few days, we had the missing signal generator back. There was mud in every nook and cranny.

But rather than clean this catch, one of our Service Engineers decided to plug it in. To his surprise, the instrument emitted a signal. Even more remarkable, it met specifications.

Stories like this underscore why HP rates highest for reliability among engineering managers. We’re still not satisfied. In fact, in 1979 we started a Total Quality Control program to increase quality ten-fold in 10 years. We’ll reach that goal this year.

It just goes to show you that when design and manufacturing productivity are at stake, there is no reliable substitute for HP. And that sometimes the best fish stories are actually true.

There is a better way.
COVER FEATURE
47 IC OP AMP RUNS OFF \( \pm 175\)-V RAILS, PUTS OUT \( \pm 60\) MA
Replace your vacuum-tube, hybrid, and do-it-yourself-discrete high-voltage opamps with a \$39 IC in an 8-pin TO-3 package.

DESIGN APPLICATIONS
55 RISC AND CISC PROCESSORS TARGET EMBEDDED SYSTEMS
Exploit the architectural options offered by RISC and CISC CPUs to best match a CPU to the system.

75 BOUNDARY SCAN PUTS TOMORROW'S DEVICES TO TEST
Boundary scan promises to cut test-development time, but for now it must coexist with in-circuit testing.

89 ATTAIN TESTABILITY WITH HIERARCHICAL DESIGN
Generate test vectors automatically for sequential circuits described in hardware description languages.

PRODUCT INNOVATIONS
125 ENERGY-MANAGEMENT CHIP AUGMENTS PC POWER-CONTROL ICS
Extend battery life in portable systems by supplementing power-management logic with flexible energy management.

131 SCOPES COMBINE DIGITAL POWER WITH EASE OF USE
A graphical interface based on a VGA display speeds the learning curve for two powerful mid-range DSOs.

137 IN-SYSTEM PROGRAMMABLE LOGIC KEEPS DELAYS SHORT
By merging EEPROM cells and 5-V-only operation, an FPGA family delivers dense, fast logic.
14 EDITORIAL

18 TECHNOLOGY BRIEFING
Safe pc-board processes are arriving

25 TECHNOLOGY NEWSLETTER
• GaAs ADC is error-free with 1-GHz input
• 4-day workshop teaches system-level design
• TI second-sources Sonet IC line
• Vendor group ensures proper tool integration
• Designing for quality gives rise to IDEO
• U.S. firm helps educate European engineers
• Silicon ignitor replaces hot wires
• Focused ion beam images nanometer-sized objects

33 TECHNOLOGY ADVANCES
• Spice model accurately represents all types of fuse behavior
• DAT drive's loader capability allows unattended backup
• Next-generation PC designs push system performance to the limit

101 IDEAS FOR DESIGN
• Measure ESR of a capacitor
• Find filter settling time with ease
• Ultrasonic amp needs just 3.5 µW

111 QUICK LOOK
• Perspectives on Time-to-Market: Tracking progress
• Making money in Eastern Europe calls for patience
• Late products prove expensive
• The 90s bring changes for engineering investors

119 PEASE PORRIDGE
What's all this critical thinking stuff, anyhow?

NEW PRODUCTS
143 Computer-Aided Engineering
Simulator handles analog designs with over 50,000 transistors

144 Computers & Peripherals

146 Computers Boards

147 Digital ICs

151 Packaging & Production

152 Power

153 Analog

10-bit multistep ADC samples and converts at 40 MHz

155 Communications

156 Instruments

160 INDEX OF ADVERTISERS

161 READER SERVICE CARD

COMING NEXT ISSUE
• Designing cache-memory interfaces for optimum performance
• Special Section: Designing PC Systems
• Boost serial-data throughput with DMA-controlled ports
• Special report: FDDI approaches the desktop computer
• First details on a new network interface IC
• Special Section: Test & Measurement Update
• An overview of digital storage oscilloscopes
• Understanding digital-scope display techniques
• Adding high-power capability to a microcontroller
• PLUS: Ideas for Design Pease Porridge Technology Advances QuickLook

ELECTRONIC DESIGN (USPS 172-080; ISSN 0013-4872) is published semi monthly by Penton Publishing Inc., 1100 Superior Ave., Cleveland, OH 44114-2543. Paid rates for a one year subscription are as follows: $85 U.S., $160 Canada, $230 International. Second-class postage paid at Cleveland, OH, and additional mailing offices. Editorial and advertising addresses: ELECTRONIC DESIGN, 611 Route #46 West, Hasbrouck Heights, NJ 07604, Telephone (201) 393-6060. Facsimile (201) 393-0204. Printed in U.S.A. Title registered in U.S. Patent Office. Copyright © 1991 by Penton Publishing Inc. All rights reserved. The contents of this publication may not be reproduced in whole or in part without the consent of the copyright owner.

Permission is granted to users registered with the Copyright Clearance Center Inc. (CCC) to photocopy any article, with the exception of those for which separate copyright ownership is indicated on the first page of the article, provided that a base fee of $1 per copy of the article plus $.50 per page is paid directly to the CCC, 27 Congress St., Salem, MA 01970 (Code No. 0013-4872/91 $1.00 + $.50). (Can. GST # R128431364). Copying done for other than personal or internal reference use without the express permission of Penton Publishing, Inc. is prohibited. Requests for special permission or bulk orders should be addressed to the editor.

For subscriber change of address and subscription inquiries, call (216) 696-7000.

POSTMASTER: Please send change of address to ELECTRONIC DESIGN, Penton Publishing Inc., 1100 Superior Ave., Cleveland, OH 44114-2543.
Now you can really stick it to 'em. And you can be sure they'll get the point. Because our two new MAX* parts will make your next design unbeatable. And get it to market faster.

Introducing Altera's 100-pin EPM5130 and 7500-gate EPM5192. Both packed with I/O and logic unheard of in a CMOS EPLD.

In fact, they're your best programmable alternative to gate arrays yet. Because MAX delivers high logic density and superior 50 MHz in-system speed. All thanks to our innovative MAX architecture.

Even design is faster. That's because our new MAX+PLUS* II software takes full advantage of the enhanced memory management and multi-tasking capabilities of Windows™ 3.0.

MAX+PLUS II can also automatically partition large logic designs into a set of EPLDs. In minutes. So you can deliver your finished design while...
your competition's stuck manually partitioning his schematics.

You can even choose from a wide variety of erasable windowed and OTP packages. Including pin grid array, quad flat pack and PLCC package options. Which makes them perfect for full production or gate array prototyping.

Of course, the EPM5130 and EPM5192 are just two members of the modular MAX family. Devices range from 20 to 100 pins, 16 to 192 macrocells. In fact, there's an EPLD for every logic design task. Because we make the industry's broadest line of CMOS PLDs.

So if you're looking for devices with high density, high I/O and high speed, talk to the people who invented the EPLD. Call Altera today at (408) 984-2800.

We'll help you keep your competition pinned down.
ANCOT's SCSI instruments are powerful, easier to use, and cost less. Proven in use worldwide, Ancot's portable equipment travels from bench to field and back again without ever slowing down. They are time and labor saving instruments, for design, manufacturing, repairing, and inspection applications. Call today for product data sheets, demo disc, or to make arrangements for a free evaluation unit in your facility.  

ANCOT CORPORATION
115 Constitution Drive
Menlo Park, CA 94025

CRT POWER SUPPLIES

CUSTOM DESIGNED
MULTI OUTPUT
SHORT CIRCUIT PROTECTED
REVERSE POLARITY PROTECTED

MONOCHROME
PENETRON
SHADOW MASK
HEAD UP DISPLAYS

MILITARY / COMMERCIAL / MEDICAL POWER SUPPLIES

* "Off-the-Shelf" Availability
* Competitive Pricing

Ferranti Venus
399 Smith Street, Farmingdale, N.Y. 11735
(516) 293-4100 • TOLL: 1-800-769-6492 • FAX: (516) 752-7976

ELECTRONIC DESIGN

Editor-in-Chief: Stephen E. Scrupski
Executive Editor: Roger Allan
Managing Editor: Bob Milne
Senior Editors: Frank Goodenough, Milt Leonard, John Novellino
Technology Editors:
Analog & Power: Frank Goodenough
Communications & Industrial: Milt Leonard (San Jose)
Components & Packaging: David Maliniak
Computer-Aided Engineering: Lisa Maliniak
Computer Systems: Richard Nass
Semiconductors: Dave Bursky (San Jose)
Test & Measurement: John Novellino

News Editor: Sherrie Van Tyle
Field Bureaus:
West Coast Executive Editor: Dave Bursky (San Jose)
Boston: Lawrence Curran
Dallas: Jon Campbell
Frankfurt: John Gosch
London: Peter Fletcher

Chief Copy Editor: Roger Engelke, Jr.
Contributing Editors:
Ron Kmetovicz, Robert A. Pease

Editorial Production Manager:
Lisa Iarkowski
Editorial Support Supervisor: Mary James
Editorial Assistant: Ann Kunzweiler
Editorial Secretary: Bradie Guerrero

Editorial Offices: (201) 393-6262
Advertising Production:
(201) 393-6093 or FAX (201) 393-0410
Production Manager: Michael McCabe
Production Assistants:
Donna Marie Bright, Lucrezia Hlavaty, Eileen Slavinsky
Circulation Manager: Robert Clark
Promotion Manager: Clifford Meth
Reprints: Helen Ryan 1-800-835-7746

Group Art Director: Peter K. Jeziorski
Computer Systems Administrator:
Anne Gilio Turtoro

Published by Penton Publishing
Vice President-Editorial: Perry Pascarela
Group Editorial Director: Leland Teschler

Publisher: Paul C. Mazzacono

ELECTRONIC DESIGN
JUNE 27, 1991
How To Avoid Losing Face On Your Color LCD Display.

Face it. The first thing everybody notices about your newest laptop is the display quality. Is it bright? Are the images clear and well modeled? Are the colors vivid? With Cirrus Logic LCD VGA controllers, your answer is yes. Which is why we're the leading supplier of display controller chips in the laptop and notebook market.

For life-like 3-dimensional imaging, Cirrus Logic color LCD controllers offer technology leadership for your color products. With direct support for the latest active-matrix color LCD panels. Our controller chips do more than support your panel's color capabilities—they enhance it with full VGA color support and a fuller color palette. To give you color so good it competes with CRT quality.

Our monochrome solutions give you displays that PC Magazine called “the stars of our VGA color-mapping tests”* with up to 64 shades of gray. And with a lower dot clock rate, your power consumption is lower than other solutions for longer battery operation.

Cirrus Logic LCD controllers are fully compatible with the popular PC video standards and will work with LCD, plasma, or electroluminescent displays.

Simplify your design job. A higher level of integration gives you all this in the smallest form factor available. We also supply software and hardware design notes and full design support. You get the results you want quickly and easily.

Design a more competitive product. One that looks better — and makes you look better. That lasts longer on a battery. Use the display solutions from a proven technology leader in laptop and motherboard VGA: LCD controller chips from Cirrus Logic.

Get the picture. Get more information on LCD controllers. Call 1-800-952-6300, ask for dept. LL34.
How Fast Is A Flash?
A Direct Comparison

<table>
<thead>
<tr>
<th>Density</th>
<th>AMD</th>
<th>Fastest Competitor</th>
</tr>
</thead>
<tbody>
<tr>
<td>256K</td>
<td>90ns</td>
<td>120ns</td>
</tr>
<tr>
<td>512K</td>
<td>90ns</td>
<td>120ns</td>
</tr>
<tr>
<td>1 Mbit</td>
<td>90ns</td>
<td>120ns</td>
</tr>
<tr>
<td>2 Mbit</td>
<td>90ns</td>
<td>150ns</td>
</tr>
</tbody>
</table>

SUNNYVALE — The computer industry takes a giant leap forward in performance with the help of the new Flash memory family from Advanced Micro Devices, Inc.

Flash memory is a high-density, reprogrammable, non-volatile technology that has a bright future in computation, laser printers, network and telecommunications hardware. Many military systems use Flash technology in radar and navigational applications.

Flash memory also has the potential to eliminate mechanical hard disks and the need for cumbersome batteries. These are two of the biggest and heaviest obstacles in laptop and notebook computer applications.

Today, Flash memory is the most cost effective replacement technology for UV EPROMs and EEPROMs in applications that require in-system programming. Flash memories can literally be reprogrammed in a flash — hence the name.

SUNNYVALE, CA — Advanced Micro Devices, Inc., today announced it has shipped 256K, 512K, and 1M and 2Mbit Flash memories.

AMD's Flash memory family is the fastest, most cost-effective flash memory available:

- 256K: 90ns
- 512K: 90ns
- 1Mbit: 90ns
- 2Mbit: 90ns

In fact, AMD's Flash memories are faster than the nearest competitor by almost twice as fast.

Indeed, AMD's Flash memory family offers designers significant performance advantages (see chart).
Stop the presses!

Advanced Micro Devices makes big news again—this time with an enhanced family of Flash memory devices.

That’s good news for veteran and new Flash users alike.

Because our Flash devices are pin-for-pin compatible with Intel’s existing Flash memory architecture, they establish the de facto industry standard.

Our standards, however, are a bit higher.

And so are yours.

That’s why our Flash Memory family offers densities, speeds and packaging options that improve performance and save board space. For instance, our advanced 2 Mbit PLCC part with a scant 90 nanosecond delay.

You can also choose from Flash devices in 256K, 512K and 1 Mbit densities. As well as packaging options that fit your design best, including CDIP, PDIP, LCC, TSOP and PLCC.

And you’ll find implementation faster and easier than ever, because we’ve included automatic programming algorithms on all our 2 Mbit devices, and soon on our 1 Mbit parts, too. So you’ll spend less time writing code, and take less time getting products to market.

To keep up to date with all the latest and greatest in Flash memory, call AMD today at 1-800-222-9323. And start making some headlines of your own.
Making mighty modems micro.

That's AT&T
"Customerizing" means helping you develop fast, compact, low-power V.32 modem solutions—with the high-level integration needed for laptop/portable applications. The AT&T V.32 Data Pump consists of only three surface-mountable devices: A single DSP16A digital signal processor—ROM-coded with software to handle receive, transmit and echo cancellation—complies with the V.32 standard, and is compatible with V.22bis, V.22, V.21, V.23, Bell212A and Bell103; a 16-bit linear codec allows for fully digital echo cancellation; and a controller chip integrates CPU bus interface and line interface circuitry. The 0.9 micron CMOS design draws less than 0.5 watt, versus 1.5 to 2 watts in many competing products. Sleep-mode function takes power consumption down to 50 mW. And to speed design-in, EIA/TIA Automode is built into the solution. In addition, your Data Access Arrangement (DAA) can utilize AT&T high-performance solid state relays and transformers. For more on how AT&T "Customerizing" can help you develop better V.32 modem or other datacomm solutions, just give AT&T Microelectronics a call at 1 800 372-2447, Ext. 626. In Canada, call 1 800 553-2448, Ext. 626.

AT&T
Microelectronics

CIRCLE 84
LCD Proto Kit

Everything you need to start your LCD application... create complex screens in just a few hours!

 Kits provide serial interface to IBM PC for quick prototyping. Board also supports displays up to 240 x 128 pixels. Interface is 6 soft keys or 4 x 4 matrix.

 Dial 0-25k ohms for LCD contrast.

 Wirewrap area for custom circuitry or backlight.

 RJ-11 serial jack for RxD, TxD, RTS, and GND, plus 2 spares.

 Power supply provides +5v and GND for board, -12v for LCD, and +12v spare.

 Sample routines in 8051 Assembler and QuickBasic.

 LCD Paint™ for creating your own graphics images.

 Demo routines preprogrammed into 8751 for immediate gratification.

 Complete User Manual included.

 Add your own 8051 CPU for stand alone operation.

 Kit includes:

 5 Pin Power Dir. Connector.

 Kit provides serial interface to IBM PC for quick prototyping. Board also supports displays up to 240 x 128 pixels.

 Interface is 6 soft keys or 4 x 4 matrix.

 The CY325 LCD Windows Controller provides parallel or serial high-level control of Instrument size LCDs. Up to 256 built-in windows support window-relative text, bar graphs, waveforms, and plots. Text and graphics are maintained in separate planes, facilitating special effects.

 Complete User Manual included.

 Add your own 8051 CPU for stand alone operation.

 $495 - Kit

 Popular LCD Starter Kit.

 CyberneticMicroSystems

 Box 3000 • San Gregorio CA 94074
 Tel: 415-726-3000 • Fax: 415-726-3003

 CIRCLE 98

 DESIGN FOR TESTABILITY

 "W"hen you can measure what you are speaking about, and express it in numbers, you know something about it; but when you cannot measure it, when you cannot express it in numbers, your knowledge is of a meager and unsatisfactory kind...” I know that this quotation, from William Thomson, Lord Kelvin, has been cited previously in this column. But it’s worth repeating, particularly in this issue, with its focus on design for testability (see the two articles, which begin on pages 75 and 89).

 This idea--unless you can measure something, you don't know anything about it--may seem unduly narrow for anyone not trained in a scientific discipline. But for engineers, it cuts to the heart of the tasks that face them every day. If you can’t measure the performance of the system you’re designing under all possible conditions, you can’t be sure that it will operate reliably. In a similar vein, testing a digital system for faults is getting more difficult with every advance in semiconductor technology--each increase in circuit density creates nearly an exponential increase in testing difficulty. If you can't control and observe a circuit’s internal nodes, you really don’t know anything about its faults and their causes. The rapid rise in VLSI circuit complexity stimulated the formation of the Joint Test Advisory Group (JTAG), whose efforts are now embodied in an IEEE specification, 1149.1. Without a scheme like scan-based testing, you would have to spend half a career to develop a program to fully test a system you have designed with the latest VLSI devices.

 What exacerbates the situation is the growing pressures created by time-to-market considerations. This problem stems from the same root--rapid advances in VLSI. These advances cause overlapping generations of equipment, which shorten product lifetimes and thus demand early market entry for product success. One result of this phenomenon is that designers must adopt design-for-testability approaches.

 The two articles in this issue, from Xilinx on page 75 and from Expertest on page 89, give some excellent guidance in approaching the testability problem. However, although they offer new techniques, they essentially offer a philosophy that’s not new: Design for testability is simply good engineering practice, because a basic responsibility of a designer is to look ahead and anticipate problems. The tools may change, but not the foundations of the profession. Lord Kelvin, although he would not be surprised, would have approved.

 Stephen E. Ficopoli
 Editor-in-Chief
TINY SPDT SWITCHES

ABSORPTIVE... REFLECTIVE

dc to 4.6 GHz from $32.95$ (10-24)

Tough enough to pass stringent MIL-STD-883 vibration, shock, thermal shock, fine and gross leak tests... useable to 6GHz... smaller than most RF switches... Mini-Circuits' hermetically-sealed (reflective) KSW-2-46 and (absorptive) KSWA-2-46 offer a new, unexplored horizon of applications. Unlike pin diode switches that become ineffective below 1MHz, these GaAs switches can operate down to dc with control voltage as low as -5V, at a blinding 2ns switching speed.

Despite its extremely tiny size, only 0.185 by 0.185 by 0.06 in., these switches provide 50dB isolation (considerably higher than many larger units) and insertion loss of only 1dB. The absorptive model KSWA-2-46 exhibits a typical VSWR of 1.5 in its “OFF” state over the entire frequency range. These surface-mount units can be soldered to pc boards using conventional assembly techniques. The KSW-2-46, priced at only $32.95, and the KSWA-2-46, at $48.95, are the latest examples of components from Mini-Circuits with unbeatable price/performance.

Connector versions, packaged in a 1.25 x 1.25 x 0.75 in. metal case, contain five SMA connectors, including one at each control port to maintain 3ns switching speed.

Switch fast... to Mini-Circuits' GaAs switches.

SPECIFICATIONS

<table>
<thead>
<tr>
<th>Pin Model</th>
<th>KSW-2-46</th>
<th>ZFSW-2-46</th>
</tr>
</thead>
<tbody>
<tr>
<td>Connector Version</td>
<td>ZFSW-2-46</td>
<td>ZFSW-2-46</td>
</tr>
<tr>
<td>FREQ. RANGE (GHz)</td>
<td>dc-4.6</td>
<td>dc-4.6</td>
</tr>
<tr>
<td>INSERT. LOSS (db)</td>
<td>typ</td>
<td>max</td>
</tr>
<tr>
<td>dc-200MHz</td>
<td>0.9</td>
<td>1.1</td>
</tr>
<tr>
<td>200-1000MHz</td>
<td>1.0</td>
<td>1.3</td>
</tr>
<tr>
<td>1-4.6GHz</td>
<td>1.3</td>
<td>1.7</td>
</tr>
<tr>
<td>ISOLATION (db)</td>
<td>typ</td>
<td>min</td>
</tr>
<tr>
<td>dc-200MHz</td>
<td>60</td>
<td>50</td>
</tr>
<tr>
<td>200-1000MHz</td>
<td>45</td>
<td>40</td>
</tr>
<tr>
<td>1-4.6GHz</td>
<td>30</td>
<td>23</td>
</tr>
<tr>
<td>VSWR (typ)</td>
<td>ON</td>
<td>1.3</td>
</tr>
<tr>
<td>OFF</td>
<td>1.4</td>
<td></td>
</tr>
<tr>
<td>SW. SPEED (nsec)</td>
<td>typ/2</td>
<td>2.(typ)</td>
</tr>
<tr>
<td>MAX RF INPUT (dBm)</td>
<td>up to 500MHz</td>
<td>+17</td>
</tr>
<tr>
<td></td>
<td>above 500MHz</td>
<td>+17</td>
</tr>
<tr>
<td>CONTROL VOLT.</td>
<td>-8V on, OV off</td>
<td>-8V on, OV off</td>
</tr>
<tr>
<td>OPER/STOR TEMP.</td>
<td>-55° to +125°C</td>
<td>-55° to +125°C</td>
</tr>
<tr>
<td>PRICE (10-24)</td>
<td>$32.95</td>
<td>$48.95</td>
</tr>
<tr>
<td></td>
<td>$69.95</td>
<td>$79.95</td>
</tr>
</tbody>
</table>

Mini-Circuits

A Division of Scientific Components Corporation
P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500
Fax (718) 332-4661 Domestic and International Telexes: 6852844 or 620156
WE ACCEPT AMERICAN EXPRESS

CIRCLE 122

C 117 REV. G
Looks like you could use our new

Let's face it. When you pick a new microprocessor that takes performance to new heights, it's only natural to wonder what support you'll have.

Not to worry. Because Applied Microsystems has everything you need to develop your embedded system now. So you'll be up and running to meet tight schedules.

Intel supports us supporting you.

They asked us to back their robust i960™ CA microprocessor with a high
Advanced trace and event. And up to 4 MB of overlay memory, all at RISC speeds.
And all with fully integrated software backed by Intel, including a highly-optimized compiler, assembler, disassembler and source-level debugger.

What's more, our system is completely networked for Sun and PC setups. And has a windowed interface common to all our EL systems, making it much easier to learn and use.
This should have your design team flying.

**Our roots are in embedded design.**

As a matter of fact, supporting your development business is our only business.
Which means you get the most dedicated technical expertise in the business. Like timely phone support from our own application engineers. Complete installation and systems training. And free application articles.

It's exactly the kind of development support you'd expect from a company that's installed over 15,000 development systems worldwide for 16- and 32-bit designs.

**Before your bough breaks, call us.**

We'd like to send you more details about our i960 CA development support, plus a guide on sizing up a development systems company.
No matter what your design team is up to.

**Major microprocessors supported by our development systems:**

<table>
<thead>
<tr>
<th>Intel</th>
<th>Motorola</th>
</tr>
</thead>
<tbody>
<tr>
<td>i960 CA</td>
<td>68030/020</td>
</tr>
<tr>
<td>80386/286</td>
<td>68EC030</td>
</tr>
<tr>
<td>80186/188</td>
<td>68302</td>
</tr>
<tr>
<td>80186/188</td>
<td>68000/08/10</td>
</tr>
<tr>
<td>80C86/88</td>
<td>Zilog</td>
</tr>
<tr>
<td>8086/88</td>
<td>Z8001</td>
</tr>
<tr>
<td></td>
<td>Z8002</td>
</tr>
</tbody>
</table>

performance development system that's built to go.
So we did.
Which means you get our fully tested EL 3200 emulator, complete with power features such as 40 MHz clock speed.
### VCXO's and PHASE-LOCKED-LOOP-VCXO

**VCXO's Series M2000**

1 MHz to 67 MHz

These VCXO's are used to improve a phase distorted or noisy signal by replacing it with the extremely low jitter of the crystal. Typical uses are in T1 (12.352 MHz), DS3 (44.736 MHz) and Sonet. VCXO's are now available with ECL output.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0.3 to 10V</td>
<td>0.2 to 4V</td>
<td>0.3 to 10V</td>
<td>0.3 to 10V</td>
<td>1.0 to 4V</td>
<td>0.5 to 4.5V</td>
<td>0.3 to 10V</td>
</tr>
<tr>
<td>±175 ppm</td>
<td>±75 ppm</td>
<td>±300 ppm</td>
<td>±125 ppm</td>
<td>±75 - 300 ppm</td>
<td>±150 ppm</td>
<td>±250 ppm</td>
</tr>
</tbody>
</table>

With MF VCXO's, since the specification is computer-tested over the full operating temperatures, you can be assured that the specified frequency deviation is what you get for capture range.

### SAFE PC-BOARD PROCESSES ARE ARRIVING

After several years of fussing over the prospect of eliminating chlorofluorocarbons (CFCs) from pc-board processing, the electronics industry has finally come to terms with its most pressing environmental problem. CFCs have been linked to the deterioration of the earth's ozone layer, which protects the planet from the sun's harmful ultraviolet radiation. Only a short time ago, it was predicted that no suitable substitute would ever be found for the chemicals. Those predictions have yielded to a flurry of developments that have proved the industry's earlier concerns to be unfounded.

The Montreal Protocol, an international agreement signed by many nations in 1987, calls for its signees to swear off CFCs by the year 2000. The electronics industry accounts for about 20% of CFC use in the United States. A few years ago, an industry expert at DuPont predicted that CFC-113, which is mainly used for pc-board cleaning, would be the most difficult to replace. But many of the industry's largest manufacturers—including IBM, Apple, AT&T, and Texas Instruments—are committed to drastically reducing if not eliminating their use of CFCs. Their efforts are helped in no small measure by a federal tax that has more than doubled the price of CFCs and is scheduled to keep rising.

New techniques to sidestep the hazardous chemicals range from water-soluble fluxes to using inert, safe solvents to not cleaning the boards at all. Apple Computer Inc., Cupertino, Calif., has announced the development of a board-assembly technique that eliminates cleaning altogether. The company's goal is to stop using CFCs by 1993, but it may achieve the goal as early as next year.

In 1987, IBM's disk-drive plant in San Jose, Calif., was the nation's largest source of CFC-113 pollution. But IBM discovered a comparable soap-and-water solution. As a result, CFC emissions are now 95% below the 1987 level, and the plant hopes to rid itself of CFCs by the end of this year—two years ahead of IBM's corporate target date.

One possible solution to the CFC problem is a water-soluble flux that would require no CFCs to dissolve it. Early attempts at such fluxes caused pc boards to absorb water, which resulted in reliability bugs. But scientists at AT&T Bell Laboratories, Napierville, Ill., and AT&T Network Systems, Oklahoma City, received a U.S. patent for a circuit-board flux containing an additive that prevents boards from taking on water. As a result, the flux can be removed from boards easily and economically while completely avoiding CFCs.

The work on the water-soluble flux stems from research at Bell Labs' Princeton, N.J., facility, where scientists developed a substance called BIOACT EC-7, a cleaning solution derived from orange rinds. The flux was developed over the last two years at AT&T Network Systems, which manufactures the company's large telecommunication-switching systems. All of the switching-system-pc-board production lines now use the new water-soluble flux rather than rosin-based fluxes, which are difficult to remove without CFCs. Company officials say they've already reached their year-end goal of cutting CFCs by 50%.

Suppliers of fluxes, solders, and board-cleaning equipment are also doing their part to resolve the solvent dilemma. Heraeus Cermalloy, West Conshohocken, Pa., has introduced two series of solder pastes that require no cleaning at all, as well as another that can be washed with water. Alpha Metals, Jersey City, N.J., also offers a water-soluble flux. Kester Solder, Des Plaines, Ill., has rolled out a no-clean flux that's been approved by Bellcore and the IPC. And HMC, Canton, Mass., offers a non-CFC solvent that it claims removes all rosin and most synthetic flux residues. Finally, Vitronics Corp., Newmarket, N.H., has announced a semi-aqueous in-line cleaning system that uses ozone-friendly materials for board cleaning.
Innovative but unreliable software solutions can play havoc with how you spend your time.

The sundial was innovative in its day, but since the sun didn’t always shine, not very dependable.

Software that’s less reliable than it should be isn’t much better for your business than a sundial would be to tell time. Because software that causes delay and confusion wastes time, effort, money and energy.

That’s why every piece of software we offer has been thoroughly tested and used internally by AT&T before it’s marketed. And to make sure it’s right for businesses of all types and sizes, it’s priced competitively as well.

To learn more about what we offer and how it can help your business, call 1 800 462-8146 and ask for “The AT&T Software Licensing Catalog.” It’s free. Or FAX: 1 908 580-6355. If you prefer, you can write: AT&T Software Licensing Manager, 10 Independence Blvd., Room 3A36, Warren, NJ 07059.
the world's largest selection
2KHz to 8GHz from $495

With over 300 models, from 2-way to 48-way, 0°, 90° and 180°, a variety of pin and connector packages, 50 and 75 ohm, covering 2KHz to 8000MHz, Mini-Circuits offers the world's largest selection of off-the-shelf power splitter/combiners. So why compromise your systems design when you can select the power splitter/combiner that closely matches your specific package and frequency band requirements at lowest cost and with immediate delivery.

And we will handle your “special” needs, such as wider bandwidth, higher isolation, intermixed connectors, etc. courteously with rapid turnaround time.

Of course, all units come with our one-year guarantee. Unprecedented 4.5 sigma unit-to-unit repeatability also guaranteed, meaning units ordered today or next year will provide performance identical to those delivered last year.

IN THE ERA OF MegaChip™ TECHNOLOGIES

A lot has been said about company is doing a lot about
testability, but only one it. Texas Instruments.

You've seen the headlines and read the stories. Design-for-test (DFT) is a challenge but one that's now easier to live with. The reason: Texas Instruments is the first to develop products for implementing the JTAG/IEEE 1149.1 testability standard quickly and effectively.

To market faster at lower cost
By implementing testability into your system from the outset, you can create one that uses high-performance circuits and is readily manufacturable, one that is lower in total cost and on the market faster. You can expect:

• Test integration — from silicon to system — that reduces debug and test time
• Reduced test software development time — generating test vectors is greatly simplified
• Reduced capital investment in test equipment
• Increased system fault coverage and reliability

SCOPE, our broad-based solution
To simplify and speed your design task, TI has developed its SCOPE™ (System Controllability/Observability Partitioning Environment) family. It is a coordinated, broad-choice set of commercial and military products compatible with the IEEE 1149.1 standard.

Included are bus-interface devices, standard cells, gate arrays, and digital signal processors, as well as our ASSET™ (Advanced Support System for Emulation and Test) diagnostics software.

On the way are diary memories, “MegaChip,” SCOPE, and ASSET are trademarks of Texas Instruments Incorporated.

MS-DOS®i is a trademark of Microsoft Corporation.

1990 TI 08-0205

Get our floppy free, and learn more
Call 1-800-336-5236, ext. 3909, and we'll send you our unique floppy disk presentation. Just pop it into any MS-DOS™-compatible PC to find out more about DFT and TI's SCOPE testability family. What's more, the disk features a formula that allows you to calculate the cost-effectiveness of implementing testability in your system.

You will continue to read headlines about DFT. We intend to make many of them.

Texas Instruments
IR announces Ultra Fast IGBTs: our 600V power transistors that switch faster and run cooler than any you've ever used. Forget about bipolar. Put these breakthrough devices in your high-voltage, high-current, medium-frequency applications and get performance unparalleled for the price. Which should come as no surprise. IR IGBTs build on the same proprietary technology that made IR's HEXFETS™ world leaders.

Call I (213) 640-6534 and ask about Standard, Fast or Ultra-Fast IGBTs, optimized for your operating frequency. And available from 10A to 70A, in commercial or hi-rel packages. We'll be happy to arrange a screening.
**GaAs ADC IS ERROR-FREE WITH 1-GHZ INPUT**

A sampling rate of up to 1.5 billion samples/second has been achieved for a 4-bit gallium-arsenide analog-to-digital converter. The device was designed by the Fraunhofer Institute for Integrated Circuits in Erlangen, Germany, and fabricated at the Siemens Research Labs in Munich, Germany. While such a sampling rate has been attained by others, the Siemens/Fraunhofer ADC sets a record in accuracy: an effective 3.5 bits for a 1.2-GHz analog input signal. Error-free operation is obtained at 1 GHz. The researchers are now working to cascade two of these 4-bit ADCs to form a converter chip system with a 7-bit resolution. The redundant eighth bit would be used for a digital error-correction circuit.

To implement the basic 4-bit ADC, the Siemens researchers used a new fabrication process for GaAs FETs. Suitable for digital and analog components in the 4-bit ADC, the process involves coating a 0.5-µm tungsten-silicide gate structure with a gold layer. This layer reduces the resistance of the highly temperature-stable but high-impedance tungsten-silicide gate. The result is a transistor with a transit frequency of more than 30 GHz and a maximum oscillating frequency of about 100 GHz. The ADC consists of 16 parallel comparators with associated coding logic and output drivers. It contains 750 transistors, 190 diodes and 120 resistors. The complete 7-bit ADC system will have about 4,000 total components. The new IC is ideal for use in such instruments as logic analyzers and digital oscilloscopes.

**4-DAY WORKSHOP TEACHES SYSTEM-LEVEL DESIGN**

Engineers and engineering managers designing complex electronic and computer-based systems may be interested in a system-level design workshop sponsored by CAE Plus, Austin, Texas, and Sun Microsystems, Mountain View, Calif. The 4-day workshop is being offered throughout the country as part of Sun's Educational Services program, and is also available directly from CAE Plus. Dr. Prem Jain, president of CAE Plus, will lead the program. CAE Plus developed and formalized a set of system-level design techniques over the past four years through consulting assignments and Dr. Jain's research with the Computer Sciences Dept. at the University of Texas, Austin. Workshop participants learn these techniques in classroom sessions. Then they apply them to develop and evaluate architectural models of their specific applications in lab sessions with individual assistance and consultation from Dr. Jain. Each participant receives a cartridge tape with a copy of their architectural models upon completing the workshop. The workshops start next month and run through the end of the year in various locations throughout the country. For information, call CAE Plus at (512) 338-0165 or Sun Microsystems at (800) 422-8020.

**TI SECOND-SOURCES SONET IC LINE**

Under terms of a licensing agreement between Dallas-based Texas Instruments Inc. and TranSwitch Corp., Shelton, Conn., TI will manufacture and market TranSwitch's line of VLSI circuits for operating in the DS3 and the synchronous optical network (Sonet). DS3 is the American National Standards Institute's standard for long-distant and local-loop telecommunications applications. Initially, TI will apply its 1.25-µm biCMOS process to four devices out of the TranSwitch line, which includes multiplexing and termination ICs, cross-connection devices, and Sonet payload and transport devices. Future parts will be made with TI's 0.8-µm biCMOS technology.

**VENDOR GROUP ENSURES PROPER TOOL INTEGRATION**

The Synthesis Associates' Program established by Vantage Analysis Systems Inc., Fremont, Calif., is designed to help hardware engineers integrate high-level simulation with synthesis tools for top-down design. Vantage is a supplier of VHDL simulation systems. Most developers of today's synthesis technology in the U.S. and Europe belong to the synthesis group, which will use VHDL as a common language for multilevel behavioral simulation and accurate gate-level synthesis. Vantage and the Synthesis Associates members will cross-validate their respective software tools, making certain that a particular synthesizer understands the VHDL constructs and accurately reads the language's semantics. The group's goal is to guarantee to users that the VHDL simulator will work accurately with synthesis tools. Synthesis vendors in the program include: Dessault Corp., LSI Logic, Mentor Graphics Corp., Racal-Redac, and Teradyne Corp. For more information about the Synthesis Associates' Program, call John Willey at (415) 659-0901.
AVANTEK AVAILABILITY KEEPS YOU IN THE GAME
From Teterboro to Tokyo, San Diego to Stuttgart, What You Need is on Their Shelf

When you need RF/microwave components why wait? Your local Avantek distributor maintains our full line of high performance, Avantek quality components to serve you today. They can satisfy any unique production schedule or JIT program, from daily stock to annual planning. Avantek distributors work directly with you to keep you on time, and on budget.

20 Stocking Locations Around the Globe.

With millions of dollars of Avantek inventory, our distributors deliver when you need one or one-thousand pieces fast. From semiconductors to subassemblies, mil-spec to plastic package, no other manufacturer has a wider or more extensive variety of parameters and operating ranges in RF/microwave components from 1 MHz to 25 GHz, all available today from local stock.

Fully trained by Avantek, every distributor offers valuable advice and a full range of data on our product lines. And, backed by Avantek’s direct applications engineering team, they have the answers you need.

- Amplifiers
- Oscillators
- Mixers
- Filters
- Mixers
- Detectors
- Attenuators
- Switches
- Frequency
- Converters
- Control Devices

Call Your Avantek Distributor for Fast Delivery.

North America
Northeast
Nu Horizons
(617) 246-4442 MA
Sickles Distribution Sales
(617) 862-5100 MA

East Central
Applied Specialties, Inc.
(303) 219-2893 IL

Southeast
Component Distributors, Inc.
(800) 558-2351 FL

North Central
Penstock Midwest
(708) 934-3700 IL

South Central
Insight Electronics, Inc.
(800) 677-7716 TX

Northwest
Insight Electronics, Inc.
(800) 677-7716

No Waiting. Avantek Distributors Deliver Today.

Penstock, Inc.
(800) PENSTOCK
(206) 454-2371 WA

Southwest/Rocky Mountain
Insight Electronics
(800) 677-7716

Canada
Sertek, Inc.
(800) 334-7127

International
Europe
Italy
BFI-Ibexsa Spa
(39) 2-331-000-35 Milan
(39) 6-8088191 Rome

Germany
BFI-Ibexsa Elektronik GmbH
(49) 89-3195135

France
Scie Dimes
(33) 1-69-41-8282

Sweden
BFI-Ibexsa Nordic AB
(46-8) 626-99-00

U.K.
BFI-Ibexsa Electronics LTD.
(44) 62-288-2467

Asia and Far East
Japan
Yamada Corporation
(81) 03-3475-1121

CIRCLE 85
DESIGNING FOR QUALITY GIVES RISE TO IDEO

With growing emphasis on creating high-quality, efficient products, companies are focusing on improving the front end of product development. To serve those needs, the newly formed IDEO company intends to turn ideas into ready-to-manufacture products through all design stages, from concept generation through design for assembly to product modeling and prototyping. Formed by merging David Kelley Design, Matrix Product Design, and ID Two and European affiliates, IDEO consists of multidisciplinary design teams of engineers, technology experts, human-factors advisers, and industrial designers. Akin to Japanese companies, IDEO does concept-viability forecasting to reduce a company’s risk in product development. Separately, the companies have created 500 computer, telecommunications, medical, industrial, and consumer products. With a staff of 125, IDEO is based in Palo Alto, Calif. svt

U.S. FIRM HELPS EDUCATE EUROPEAN ENGINEERS

Meta-Software Inc., Campbell, Calif., developer of the HSpice simulation software, has been chosen to participate in the European Community (EC) Eurochip program, which is part of the larger Esprit program. The program is officially referred to as the VLSI Design Action Group. Its initiative is to meet the projected shortage of VLSI engineers by offering design tools and facilities to engineering students throughout Europe. Services and products from member companies are awarded either free of charge or at a reduced rate to participating institutions from the EC European Free Trade Association countries. Each year, up to 50 students per institution from more than 200 universities and polytechnical colleges will be involved in the program. For more details, call Meta-Software at (408) 371-5100. lm

SILICON IGNITOR REPLACES HOT WIRES

By incorporating a heavily doped silicon or polysilicon region on a sapphire or silicon substrate, a low-energy ignitor providing the explosive activation in air-bag restraints and other critical applications improves system safety factors. Because vehicle batteries often get damaged when a collision occurs, the available energy to ignite the gas used to blow up an air bag is minimal. The currently used hot-wire system requires too much current from what might be a dying energy source. The semiconductor bridge ignitor developed at Sandia National Laboratories, Albuquerque, N.M., makes multiple air-bag restraint systems more feasible because it requires less energy—about 1/100 that of the hot-wire—to explode the gas cartridge. The doped semiconductor bridge employs doped phosphorus in a region that forms the crossbar of an H-shaped pattern on the substrate. The pattern allows good electrical contact with an overlying aluminum connection. As with the hot-wire ignitor, an explosive powder is pressed against the silicon bridge surface and an electrical potential applied across the bridge to ignite the powder. Furthermore, because the semiconductor bridges are manufactured on wafers just like ICs, the chips can incorporate additional circuitry for logic, timing, and safety. Consequently, the semiconductor bridge ignitors would be resistant to the severe, on-board environments that an automobile typically presents. The chips could also be monitored and controlled by the car’s computer system. Additional applications include timed-array blasting for mining and weapons systems. Contact Bob Bickes, (505) 846-0559. db

FOCUSED ION BEAM IMAGES NANOMETER-SIZED OBJECTS

Measuring features as small as 6 nm across by producing scanning ion images, a focused ion beam just 8 nm in diameter was created by researchers at Hughes Research Laboratories, Malibu, Calif. The beam, which is about half the size of previously created ion beams, was created with a two-lens microprobe system and a single-isotope gallium ion source. Such beams can be used to “write” ultra-small transistor and circuit structures right on semiconductor substrates. The beam’s dimensions are now so small that researchers feel the resolution-limiting factor is now the resist processing that’s used to define the regions, and not the beam diameter. When working with structures that have dimensions of less than 10 nm, such effects as ion scattering, atomic recoil, and statistical fluctuations during exposure become dominant error sources. According to the researchers, new types of resist materials with high resolution and contrast, and with lower sensitivity than the popular PMMA resist material, will be needed. db
Now just one chip does the work of many. Micro Linear's ML2035 and ML2036 are the industry's first integrated programmable sinewave generators. They're easily programmable from DC to 25kHz (ML2035) or 50kHz (ML2036). Each delivers better than ±0.75Hz frequency resolution, and -45dB harmonic distortion.

Absolute error gain over the frequency range is better than ±1dB. And the frequency reference of the sinewave output is derived from either an external crystal or clock input.

The ML2035 is housed in an 8-pin DIP while the full featured ML2036 is available in a 14-pin DIP or 16-pin SOIC.

At prices starting at $5.95, the low-cost ML2035 and ML2036 are the perfect single chip solutions to efficient, precise sinewave generation.

So whether your application is in telecommunications, modems, motor control, uninterruptible power supplies, or any other, call Al Tremain at (408) 433-5200. Or write to Micro Linear, Dept. SWG, 2092 Concourse Drive, San Jose, CA 95131.

And ask for your copy of our 1991 Data Book, too.
IMAGE ACQUISITION. We've got chip sets that bring image capture to your system with an added dimension: Image quality, made possible by three new 30 MSPS devices that support higher resolutions.

The Bt252 Gray-Scale Image Digitizer, with its onboard lookup table, is perfect for machine vision applications.

The Bt254 Color Image Digitizer’s triple Flash A/D’s digitize your analog RGB for low noise, high quality multimedia applications.

And our new Bt218 30 MSPS single channel CMOS Flash A/D provides another basic building block for image acquisition.

Team any of the three with our Bt261 30 MHz line lock controller and one of our true-color RAMDACs for a complete image acquisition system on a board.

IMAGE RECEPTION. We’ve got chip sets to send and receive true-color digital video using an 8-bit interface. Our Bt294 CCIR 601/SMPTE RP 125 Decoder works with our upcoming Bt297 ECL-TTL Translator for a complete solution to 4:2:2 digital component video.

INTRODUCING the newest group of Brooktree IC’s for image-conscious designers. They add to our rapidly growing family of Image Technologies components. And they underscore the reasons why it makes sense to make Brooktree your prime resource for graphics and imaging power.

We've got IT together, looking at graphics and imaging from a systems architecture point of view. That means chips that work together to simplify your design task. That's IT!
IMAGE TRANSMISSION. We did say complete solution, didn’t we?
The Bt291 CCIR 601/SMPTE RP 125 Encoder teams with the upcoming
Bt296 TTL-ECL Translator to provide cost effective 4:2:2 digital component
video transmission without adjustments or support circuitry. In combination
with the Bt294/297 reception devices, they make it easy and economical to
add point-to-point video transmission to your multimedia system.

IMAGE PRESENTATION. When it comes to
display technology, we’re where IT’s at: We
revolutionized RAMDACs. Now we’re setting
a new performance standard for super VGA,
high-end XGA, 6514/A, TIGA compatible and
x-terminal applications. It’s the Bt484 true-color RAMDAC.
Its programmable pixel depth means you can
run at 4 bits/pixel with 8:1 multiplex,
8 bits/pixel with a 4:1 MUX,
16 bits/pixel at 2:1 MUX or
even 32 bits/pixel for 24-bit
ture color and 8-bit VGA. And
its 32x32x2 three-color, user-definable cursor is absolutely
awesome.

GET IT NOW.
Get with IT with
Brooktree. Make us
your source for Image
Technologies products and
information. We’ve assem-
bled especially useful packets
of technical information, geared
to your special interest. To get
yours, call 1-800-VIDEO IC. Or
write Brooktree Corporation, 9950
Barnes Canyon Rd., San Diego, CA
92121. (619) 452-7580. FAX (619) 452-7294.
Five ways to look at 100 MHz. Starting at $2295!

Just check the choices in our line-up of five 100 MHz oscilloscopes:
- GPIB Programmability
- Hardcopy Documentation
- 100 MS/s Single-shot
- Automatic Measurements

Name your application, we’ll provide the solution.

Tek gives you the perfect blend of modern analog real-time and digital technologies in 100 MHz oscilloscopes. Whether it’s hardcopy output from a fully programmable real-time scope, automatic measurements specified to .001%, or 100 MHz, 100 MS/s single-shot performance, no one has the choices Tek does. To see it all, call your Tek rep or 1-800-426-2200. The closer you look, the more you’ll appreciate Tek.

Tektronix
COMMITTED TO EXCELLENCE

One company measures up.
SPICE MODEL ACCURATELY REPRESENTS ALL TYPES OF FUSE BEHAVIOR

Because fuses play a vital role in circuit protection, designers working with Spice could profit from an accurate fuse model. Uptown, however, fuses haven't been simulated because of the lack of information from the manufacturers and the complexity required to create an accurate model. However, a fuse model from Intusoft, San Pedro, Calif., breaks the ranks with its ability to accurately simulate fuse behavior.

A Spice fuse model is important because engineers want to see how their circuit will fail in order to build a more tolerant circuit or to investigate and evaluate the component selection criteria. Engineers should know how the circuit will be stressed when its ratings are exceeded so they can decide which components need to be more robust or protected. Also, simulation of fuses is critical because the fuse resistance in low-voltage circuits, especially near or above its rating, can become significant.

Although fuses may seem like simple elements to simulate, they're not. A number of important properties prohibit using a simplified model, such as an ideal current-controlled switch.

For instance, a fuse's rating depends on its dimensions, mounting, enclosure, material, and several other factors that affect its heat-dissipating capacity. Because of the dependencies on heat, temperature, time, and a fuse's nonlinear resistance, a simple current-monitoring switch model can't be used for a realistic simulation.

The Intusoft model overcomes these problems. It accurately represents the time to blow versus load current for currents that are above 135% of the rated value. It also models fuse resistance variations with temperature and current. In addition, it models fuse temperature variations with current, thermal conductance and capacity of the fuse filament, non-repetitive fusing action, and variation in characteristics with current rating.

There are two parts to the model: the fuse filament, which encompasses the temperature response; and the fuse-blowing circuit, which allows the fuse connection to be broken when the filament reaches its melting temperature (see the figure). Temperature, however, is usually a constant in Spice. Therefore, it's necessary to use an alternate simulation variable to represent the dynamic nature of temperature in the fuse. The Intusoft model works by using voltage and current relationships as analogs for temperature and heat quantities. Doing this requires that the proper unit conversions be maintained.

Heat flow through a thermal resistance is analogous to the flow of direct current through an electrical resistance. Both types of flow obey similar equations. The heat flow equation is \( q = \Delta T \div R \), where \( q \) is the heat flow, \( \Delta T \) is the temperature potential, and \( R \) is the thermal resistance. If the heat flow is replaced by current \( I \), the temperature potential is replaced by the electrical potential \( E \), and the thermal resistance is replaced by the electrical resistance \( R \), the resulting equation is that for electricity flow rate: \( I = E \div R \).

Temperature is a critical point because fuses don't blow at a specific current level, but blow at a specific current level as well as a specific time. The model accurately simulates from 135% to 1000% of rating in terms of the time required to blow the fuse. Very accurate representation was achieved by determining the thermal characteristics of the fuse filament and breaking it into two components: thermal conductance and radiation. When a fuse gets really hot, it radiates light and gives off a large amount of energy.

If the model doesn't account for that, the fuse would blow too quickly. These two components are used in a polynomial representation of this time-to-blow function. The fuse's input is some power made up of current and the fuse resistance, and the fuse's output is the temperature based on the conductance and the radiation.

De and transient convergence, and proper initialization of the fuse model, were also important factors that had to be considered when developing the model. In addition, the fuse-blow process is a very nonlinear function that needed to be adjusted so that the Spice program could continue with simulation after the fuse had blown.

The fuse model has constants based on the electrical fuse resistances. Users can adjust the constants so...
When you're picking an embedded processor, it pays to watch your step. Or you may wind up with a design that doesn't meet your performance expectations, and a schedule that keeps slipping. Not so with the new Motorola 68EC0x0 line. From the 68EC000 that's just two dollars and change, to the 68EC040 that delivers a full 22 MIPS, they're all based on the world's most popular architecture. The 68000.

Which means you get a seamless migration path and reams of reusable code. Because each 'EC0x0 embedded microprocessor is binary compatible with all 68000-based microprocessors, and with every other 'EC0x0 family member.

What's more, they're all engineered to give

*Sample supplies are limited. Although the 'EC040 is not yet available, you can start your 'EC040-based design today simply by ordering the 68040. Motorola and the ® are registered trademarks
your products virtual immunity from memory wait states. They also deliver superior levels of sustained performance, not “peak” MIPS like with other processors. So you can use DRAM instead of SRAM, and minimize your overall system cost.

As you'd expect from Motorola, high performance, low cost and exceptional technical support are all part of the package. And 'EC0x0 embedded microprocessors are available at the price/performance points you need.

So before you pick your next embedded microprocessor, call 1-800-845-MOTO, and get a free sample from the 68EC0x0 family. It's one step you'll never regret.

of Motorola, Inc. All brand and product names appearing in this ad are registered trademarks or trademarks of their respective holders. © 1991 Motorola Inc. All rights reserved.
that one fuse model can represent a whole family of ratings. The constants relate to whether the fuse being modeled has the characteristics of a slow-, fast-, or normal-blow type. With the fuse model, engineers can now simulate the conditions that would cause the fuse rating to be exceeded, and study what happens to the circuit. The proper transient behavior will be displayed. And because the fuse accurately represents the time-to-blow versus current characteristics, various fuse types and ratings can be analyzed to provide the best component for the job.

Although the model is complex, it doesn’t cause a great deal of slow down in the simulation when the current rating isn’t being exceeded. Consequently, there’s little penalty paid for including it in a simulation.

Designers can get more details about the fuse model from Intusoft’s Spice newsletter. The newsletter is published four or five times a year, and is sent free to designers. Each issue contains Spice application notes, simulation tips, free models, and example circuits. Call the company at (213) 883-0710.

LISA MALINIAK

DAT Drive’s Loader Capability Allows Unattended Backup

D igital audio-tape (DAT) drives are starting to follow in the footsteps of magnetic-tape drives. This trend is evidenced by a new disk-drive development from WangDAT Inc., Irvine, Calif.

Typically, DAT drives can’t run in an unattended backup mode, like their magnetic counterparts. The magnetic models employ a loader or a jukebox-type system to fill multiple cartridges. When one cartridge is filled, it’s removed from the drive, placed in its holder, and a second cartridge is placed into the drive. Most DAT drives are unable to automatically replace tapes that are full.

With WangDAT’s LD series of DAT loaders, that capability is now here. The DAT loaders fit a 5-1/4-in. full-height form factor. And they use a standard DDS format.

Unlike most current DAT loaders, which literally stack a multidrive magazine on top of a base assembly, the WangDAT loader incorporates the loader mechanics within one enclosure (see the figure). The drive’s mechanics pull a tape from the magazine, slide it up to the slot, and insert it into the drive. When the tape is filled, it’s slid back down into the magazine and replaced by another tape.

This design protects the loader mechanics from operational interference, which can result in electrostatic discharge or other physical damage. To further eliminate loader damage, the LD series of loaders will be equipped in the future with built-in sensors for cassette-position recognition.

In addition to unattended backup operation, network users would also like to have the option of using the DAT loader as a network resource, permitting on-line management of multiple files, with the files arranged in logical order and randomly accessible. WangDAT’s loader accomplishes this task. It also contains support for SCSI-II medium-changer commands.

The drive’s four-cassette magazine has an 8-Gbyte storage capacity. Up to 20 Gbytes of data can be stored using data-compression techniques. An eight-cassette version may follow shortly after the LD series is introduced by WangDAT. Multiple loaders (up to six) can be stacked to further increase storage capacity.

To maximize the drive for unattended backup or on-line operation, the loader works in a dual-mode arrangement. By selecting one of two slots on the front of the loader, users can operate the unit as a standalone drive for routine file transfer, software distribution, or local system backup. For true loader operation, all four cassettes within the magazine can be utilized, with a simple change in the SCSI command set to perform full-system backup. Unattended backup can be accomplished using on-board switch options or standard SCSI-II medium-changer commands with the loader addressed as LUN1. Certain minor vendor-specific modifications to the Load/Unload command set to perform full-system backup. Unattended setup can be accomplished using on-board switch options or standard SCSI-II medium-changer commands with the loader addressed as LUN1. Certain minor vendor-specific modifications to the Load/Unload command also allow the unit to operate in SCSI-I system environments.

The loader is scheduled to be available around October. According to WangDAT, the loader will probably carry a mean-time-between-failure rating of 30,000 hours.

RICHARD NASS
Smash the Cache Barrier

IDT's 64K BiCmos™ TTL I/O Static RAMs are the ideal solution for high-density cache systems, and are the perfect match for optimizing the high-performance needs of RISC and CISC processors. These 8ns and 10ns SRAMs provide the highest system speed without sacrificing system chip count or increasing power consumption.

Smash the barrier to efficient cache operation at the highest clock speeds. Call today and ask for Kit Code 8041 for free samples of our new 16K x 4 and 8K x 8 TTL SRAMs.

COUNT ON IDT

35MIPS RISC COMPONENTS AND MODULES
R3000A, the most MIPS at any MHz. The R3051 integrates CPU, cache, and buffers on one chip. RISC modules, eval. boards, and software complement our family of mips™-based RISC products. Your RISC solution is a phone call away!

4ns LOGIC: WORLD-CLASS SPEED
The industry leader. FCT-AT and FCT-CT CEMOS families achieve the fastest speeds with 40% less noise. Everything you need for high-performance designs can be found in the Logic Data Book.

HIGHEST-PERFORMANCE MEMORIES
Fast FIFOs, dense dual-ports, BiCmos ECL, and modules for every system. Over 120 of the fastest FIFOs and multi-port memories. 5ns ECL SRAMs, as well as standard and custom memory modules. Get the specs in the Specialized Memories Data Book.

12ns 256K SRAMS
Fastest cache solutions for RISC and CISC processors. More than 36 ultra-high-speed sub-micron SRAMS for 33MHz processing and beyond. Read all about them in the SRAM Data Book.

Call today for your new IDT data books with complete technical specifications and application information.

When cost-effective performance counts.

(800) 345-7015 • FAX: 408-492-8454

Integrated Device Technology, Inc.
Whether you fax it, fire it, send it, measure it, wire it, compute it, The Analog family of

Precision
With the AD840, AD841 and AD842, there's no need to trade speed for accuracy. All three settle to 0.01% within 100 ns (840/842) and 110 ns (841) - critical in data acquisition and instrumentation applications - and offer low offset voltages and drifts, and fast slew rates.

FET Input
For op amps requiring low input current, the OP-42, OP-44, AD845 and AD843 are all remarkably fast - slew rates are 58, 120, 100 and 250 V/µs, respectively. In addition, they offer offset voltages of less than 1 mV and extremely low current noise.

Transimpedance Amplifiers
The OP-160, OP-260, AD844, AD846, AD9617 and AD9618 all utilize a current feedback architecture to achieve slew rates from 450 to 2000 V/µs without compromising stability - even in hostile environments. Other benefits include low power dissipation and high unity-gain bandwidth.

If whatever it is you're trying to do involves high-speed op amps, Analog Devices is the company to call. With our current products and new introductions, we have the broadest line of high-speed op amps available. A line that gives you the right combination of speed, precision, noise and price. So chances are, we've got exactly what you need for

Authorized North American Distributors: Alliance Electronics 505-292-3900 · Allied Electronics 817-595-3500 · Anthem Electronics 408-455-1200 · Bell Industries 213-826-6778
shoot it, launch it, land it, test it, display it or air it, we've got it.

high-speed op amps.

Buffers
If you're looking for extremely low distortion buffers, look at the specs of the AD9620 and AD9630 – distortion at 20 MHz: -73 dBc and -66 dBc, respectively; fast settling time: less than 8ns to 0.02%; and extremely low noise: 2.2 nV/√Hz.

General Purpose
With the right combination of speed, precision, power dissipation and high output drive capability, the AD827, AD829, AD847, AD848, AD849 and OP-64 are ideal general purpose solutions. And they're ideally priced solutions – most singles are under $3, and duals are under $5.

Low Noise
It used to be you had to choose between speed or low noise. But with the AD829, you get both. It features voltage noise of 2 nV/√Hz and current noise of 1.5 pA/√Hz with a 50 MHz unity-gain bandwidth. Those specs, combined with the low price of $2.95/100s, make it ideal for both audio and video applications.

whatever application you're working in. Call us at 1-800-262-5643, or write to Analog Devices, P.O. Box 9106, Norwood, MA 02062-9106, for a complete high-speed op amp selection guide and a free copy of our SPICE model library.

Analog Devices, One Technology Way, Norwood, MA 02062-9106. Distribution, offices and applications support available worldwide.
NEXT-GENERATION PC DESIGNS PUSH SYSTEM PERFORMANCE TO THE LIMIT

Many designers feel that PC and workstation chip sets have, to some extent, made the design of the basic personal-computer system a "cook-book" task. Except for the lowest end of the clone market, where price is everything, nothing could be further from reality, because most systems have multiple aspects that can be modified to achieve some degree of differentiation. The differentiating factors may include such aspects as speed, graphics, I/O functions, ease of use, low power, and many other factors.

Learning how to differentiate a system will be the key to gaining visibility in an already crowded market. Helping designers do just that are over 100 technical papers and tutorials scheduled for presentation at the Silicon Valley Personal Computer Design Conference (SVPC) next month (see "Want to go?," below).

The conference will cover a wide range of topics, including power-management approaches in laptop computer systems, accelerating graphical user interfaces, multimedia systems design, and motherboard, memory subsystem, and I/O card design. Software issues, such as BIOS development and windowing environments, will also be discussed.

Speed (or throughput) is always an area that helps distinguish one computer system from another, whether that speed is achieved through better architectural definition, faster cache design, dedicated silicon to accelerate various functions, or even through better circuit-board design that permits the use of higher system clock frequencies. The problem is analogous to a pail with holes—once the lowest hole is plugged, water starts leaking from a higher hole. Similarly, once the biggest performance-limiting problem is eliminated, a new bottleneck in another portion of the system shows up and requires elimination to make the system deliver top performance.

One way to avoid redesigning a system to handle higher clock rates is to partition it. The CPU and closely coupled functions like the clock, cache, and perhaps a math coprocessor are isolated from the rest of the system. By making the motherboard CPU-speed independent, designers at Toshiba America, Irvine, Calif., can design systems that allow simple performance upgrades by replacing a CPU module rather than an entire motherboard.

Thanks to a system chip set (four chips) developed jointly with Bull Micral, Minneapolis, Minn., the Micro Channel-based PC-compatible motherboard runs at a constant clock rate that's about one-half that of the 25-to-50-MHz CPU. Such a rate is still fast enough to handle all of the main memory, I/O port, and mass-storage control.

To implement a flexible system of this nature, the chips' designers created what they dubbed the short-line interface kernel (SLIK)—a synchronous processor-to-memory interface bus. As part of the motherboard chip set, designers created a controller chip that not only has the synchronous control signals on one side, but also has the asynchronous control signals needed by the rest of the system to tie into the Micro Channel Adapter (MCA) card slots.

The synchronous portion of the SLIK interface runs at the CPU speed, typically 25 to 50 MHz for a microprocessor like the 80486. A memory- and bus-controller chip—one of the chips in the chip set—controls the bus accesses. It also supports both page-mode and page-interleaved memory-addressing schemes.

A similar approach for the Extended Industry Standard Architecture (EISA) bus developed by Intel Corp., Folsom, Calif., yields motherboards with EISA expansion slots and a host CPU bus that can accept an 80386, 80486, or any other microprocessor-based module. The system employs a second-generation EISA chip set, recently released by the company, that shrinks the motherboard logic down to just five different chips (see the figure).

Yet another firm examining better EISA-system architectures is Texas Instruments, Dallas. The company will examine the overall system architecture to optimize the chip set's integration.

Proper design of the accompanying cache subsystem is critical to overall system performance. In a tutorial paper and several technical papers, various aspects of cache design will highlight how to coax the most performance from the system. Employing cache-tag RAMs with address-to-match times of 12 ns to implement caches that can operate with 40- and 50-MHz systems, Texas Instruments analyzes and breaks down the timing factors in the cache-to-CPU data path to pinpoint critical paths, optimizing the interface.

By examining hardware concurrency in write-back caches, Mosel Corp., Sunnyvale, Calif., aims to improve system perfor-
IMAGINE ...
...WHAT YOU COULD DO
WITH A 4M-bit DRAM IN A
REMARKABLY COMPACT PACKAGE.
Our 60, 70 and 80ns 4M-bit DRAMs are available in production quantities—right now—in 26/20 pin SOJ, ZIP, and TSOP. They feature fast-page, static-column and write-per-bit capabilities with a choice of refresh modes: RAS only; CAS before RAS; hidden; or self refresh.

Panasonic Industrial's 4M-bit DRAMs are also ideal for today's low-power applications. Standby current is 50 µA at CMOS levels and 1 mA at TTL levels. Total active-power dissipation is only 550mW.

We are also your source for high-speed, low-power 1M-bit DRAMs and high-density DRAM modules. Our long history in pick-and-place technology allows us to provide you with products that are designed to be easily integrated into production lines. We supply the equipment. We understand production problems. We know how best to avoid them.

If you are designing notebooks, laptops, or portables, or are confronted with space constraints and power concerns, select Panasonic Industrial as your global partner. We'll help fulfill your visions of technical excellence.

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Organization</th>
<th>Speeds (ns)</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>MN414100A</td>
<td>4 M × 1</td>
<td>60, 70, 80</td>
<td>300 mil SOJ, 350 mil SOJ, 400 mil ZIP, TSOP Types I &amp; II</td>
</tr>
<tr>
<td>MN414400A</td>
<td>1 M × 4</td>
<td>60, 70, 80</td>
<td>300 mil SOJ, 350 mil SOJ, 400 mil ZIP, TSOP Types I &amp; II</td>
</tr>
</tbody>
</table>

Panasonic Industrial Company
Division of Matsushita Electric Corporation of America
Headquarters • Two Panasonic Way • Secaucus, NJ 07094

Semiconductor Business Group
Main Contact: Milpitas, CA • Tel: (408) 946-4311 • Fax: (408) 946-9063
Secaucus, NJ • Tel: (201) 348-5291 • Fax: (201) 392-4652
Chicago, IL • Tel: (708) 981-7323 • Fax: (708) 981-4340
Atlanta, GA • Tel: (404) 717-6848 • Fax: (404) 717-6849
Houston, TX • Tel: (713) 449-6400 • Fax: (713) 449-6464

MEMORIES • MICROCOMPUTERS • ASICs • OPTOELECTRONICS
The newest, most sensitive voltmeter in the world is making its debut with very little noise.

Introducing the new 182 Sensitive Digital Voltmeter. It is, quite simply, the fastest, most accurate and noise-free instrument available for making low-voltage measurements.

From the low-noise input cable to the isolation transformers, the 182 has been designed specifically to measure voltage.

The results: Transfer stability of 5ppm. Unmatched 1nV sensitivity. And speeds up to 100 readings per second. All at a noise level of no more than 3nV rms.

Now, get stable, repeatable voltage measurements. Collect more data in less time. Improve your test results.

Call 1-800-552-1115. We'll quietly send you all the details.

KEITHLEY INSTRUMENTS
CIRCLE 115
mance. It proposes an intelligent data path that consists of a dual-port data path surrounding a single-port static-RAM memory array. Data leaving the SRAMs is stored in holding registers on both ports to accommodate the slower external bus speeds of the CPU and the system. Similarly, data entering the memory must be first loaded into holding registers to avoid internal bus conflicts and to ensure that the internal bus operates at its peak data rate.

Separate read and write holding registers are used on the system side to resequence the standard write-back cycle to improve performance. An ordinary write-back algorithm spends the first part of its cycle writing dirty data back to the system, and then completes the overhead operations by reading in a new line of data from the main DRAM.

By using the holding registers, the intelligent scheme can empty the dirty cache line into the internal register. Then, it immediately begins the DRAM line read-access to validate the newly allocated cache line in one-half the time. Even more important, the CPU write data that triggered the system port operations can be transferred into its newly allocated cache memory space immediately after the dirty data is moved to the write-back register. That process consumes only one more clock cycle than needed for a typical cache write hit.

Although caches add to the motherboard's complexity, they do substantially boost system performance. Consequently, caches can make sense even for compact systems, such as those based on the 80386SX. This holds particularly true if they can be integrated, as Intel Corp., Folsom, Calif., has done with all of the control logic and memory to form a single-chip subsystem.

Even though the cache memory size isn't as large as might typically be used if a cache is built with separate SRAMs (8 kbytes vs. 32 or 64 kbytes), integrating all of the control logic and memory allows the chip (and thus the system) to deliver performance similar to systems with the larger caches.

Of course, if DRAMs were faster, then systems would not need caches. However, even today's best commercially available multiplexed-address DRAMs still have access times of more than 50 ns, while SRAMs are now commonly available in speed grades with one-half that
time or less.

A novel approach to eliminating a secondary cache will be proposed by Cheetah International Inc., Colorado Springs, Colo. By combining the DRAM and SRAM memories onto one chip, the company developed a distributed cache architecture that overcomes many of the current limitations of today's caches for high-end PCs and workstations.

One alternative to the use of specialty memories or large caches might just be to optimize the memory subsystem architecture to better match the system. Various memory architectures, such as two or four-way interleaving, as well as the use of page-mode memories will be analyzed by NMB Technology Inc., Chatsworth, Calif., to give designers an understanding of their main-memory options.

One of the "easiest" ways to boost system performance is to increase the clock frequency. However, as operating frequencies go beyond 33 MHz, designing system motherboard becomes a very tricky procedure due to noise and clock-skew problems. Examining the typical clock distribution networks, Texas Instruments analyzes the different sources of skew and how they affect overall system performance. Tips and guidelines on loading, pcb-board trace layout, and other factors aimed at minimizing such problems will be covered in a technical presentation.

Picking up on the same general topic, Silicon Connections Corp., San Diego, Calif., examines the use of phase-locked clock generators to reduce skew and produce multiple clock copies. Issues such as line loading, termination, and strip-line design approaches will be analyzed.

Addressing other transmission-line analysis issues to ensure high performance, Quantic Laboratories Ltd., Winnipeg, Manitoba, Canada, shows how to use analysis software to model the effects of crosstalk and noise on high-speed circuit boards. Employing its Greenfield software, Quantic Laboratories will step through the analysis of a multilayer circuit board for problems of crosstalk and signal integrity.

Improving the speed of the CPU or the response of the cache are only the first of many aspects that can be tackled to create higher-performance computers. The I/O channel has already grown from the simple XT expansion slot up to the AT, and then to both EISA and MCA options for 32-bit transfers. However, as larger files handle the ever-increasing use of graphics and image data, even faster buses are needed to transfer the data.

As an alternate to EISA or MCA, Digital Equipment Corp., Palo Alto, Calif., is proposing its TURBOchannel local bus as an option that permits data transfers of up to 100 Mbytes/s. The bus is asymmetrical, connecting one system module (a processor and system memory) to a number of peripheral option modules. It permits direct communication between the system module and any of the option modules, but doesn't allow the direct communication of one option module to another. Employing only 44 signal lines, the TURBO-channel bus can operate at any clock rate from 12.5 to 25 MHz, and can serve as either a direct link to the processor or as a special I/O channel for speed-critical data.

Utilizing RISC technology to speed up I/O operations, VLSI Technology Inc., Tempe, Ariz., took its 32-bit Acorn RISC processor and created an intelligent I/O processor that can offload many of the host-controlled operations. The small size of the CPU core enabled the chip designers to pack RAM, ROM, an ISA bus controller, a DRAM controller, a serial interface, a two-channel DMA controller, and other features onto a chip that delivers between 5 and 10 MIPS when running from 10 to 20 MHz. An example is provided to show how the chip solves disk I/O transfers by implementing many of the primitive commands in the Small Computer Systems Interface (SCSI) standard instruction set.

Another area of concern for designers is accelerating the performance of graphics subsystems once the CPU is operating at its peak. New operating-system enhancements, such as graphical user interfaces (GUIs), have initially slowed down many systems due to the high software overhead the GUIs impose on the CPU. To eliminate some of the overhead, enhanced graphics chips with dedicated hardware, which could speed up some of the commonly done operations in GUIs, can make a marked difference in display performance.

Just such a chip will soon be available from Weitek Corp., Sunnyvale, Calif.—the W5086/5186. This chip can accelerate some Microsoft Windows operations by as much as 16-fold, and offers an average 3-times improvement in image-manipulation speed. Unlike coprocessor chips that require a separate VGA controller or implement the VGA function under program control, the Weitek chip will include the VGA-compatible engine within the same silicon.

RISC chips, like the transputer from Inmos Ltd., Bristol, U.K., can also be used to accelerate GUIs. By employing the small credit-card-sized transputer modules (TRAMs) that are available from several sources, a general-purpose accelerator card for GUIs, such as X-Windows or Microsoft Windows, can deliver throughputs several times that of the best commercial VGA-controller-based video cards. Furthermore, because the transputers are available in either integer or floating-point versions, card implementations for 3D graphics, rendering, and image-signal processing can be readily pulled together.

According to Texas Instruments Inc., Houston, the power of its TMS34020 programmable graphics processor, when coupled to the 34082 floating-point coprocessor, lets designers implement workstation-like 3D graphics on PC platforms. The two-chip set, when used on an ISA add-in card, can deliver a drawing throughput of 700,000 10-pixel 3D vectors/s, as well as 70,000 3D Z-buffered polygons/s.

DAVE BURSKY
The SCSI bus.
Powerful enough to lay you out flat.

Take it from people who know—better than anyone. SCSI complexity is growing. Through evolution in the bus. Through endless new configurations.

Still, SCSI's a "standard". And, as an integrator or peripheral manufacturer, you can't simply "pass": You're in. For host adapter firmware development, driver design, device evaluation, testing and inspection. Or for peripheral firmware design, testing, support and repair. And you need the tools and support that ensure productivity, accuracy and compatibility. For today's SCSI tasks—and tomorrow's.

That's why Adaptec's Development Systems Operation came into being a half decade ago. And why we're here today, with proven success in SCSI test and development tools. With a customer list that's a worldwide "Who's Who" in computers, peripherals, telecommunications and a dozen other industries.

It's also why our 4th-generation SCSI Development and Test System and our array of task-specific test systems—from our Bus Analyzer to our Disk Basher—bring a unique level of confidence. About host/device emulation, upgrading, service and support, third-party resources and the other issues that determine the success of SCSI-related endeavors. SCSI challenges. Adaptec solutions. That's virtually SCSI's past. So, if SCSI's part of your future, you'll want to call or write us soon. We can't promise to end SCSI complexity. But we can deliver tools and support powerful enough to make you, not SCSI, the master. So nothing ends up flat out except the speed and accuracy of your SCSI design and test activities.

Adaptec
When you're serious about SCSI.
691 South Milpitas Blvd.
Milpitas, CA 95035
1-800-227-1817 ext. 53
CIRCLE 172
Discover the one guaranteed

Stars cool. Volcanos fizzle. Even suns burn out. But the IBM RISC System/6000™ family of POWERstations and POWERservers is no flash in the pan. In the year or so since we introduced it, it’s only gotten hotter—offering performance ranging from 9 to 25 MFLOPS and from 33 to 72 SPECmarks. All at prices that won’t even make you break into a sweat.

An operating system that sizzles. The RISC System/6000 family operates on AIX®, IBM’s enhanced version of the UNIX® operating system. AIX runs across the broadest range of platforms in the industry, and not only supports all major industry standards and programming languages, but brings you additional enhancements like enriched file system capabilities, support for advanced systems management and much more. Best of all, AIX fans the flames of the RISC System/6000 family’s POWER architecture, to give you even hotter performance.

<table>
<thead>
<tr>
<th>Hardware</th>
<th>MFLOPS</th>
<th>SPECmarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>POWERserver 550</td>
<td>$62,000</td>
<td>25.2</td>
</tr>
<tr>
<td>SPARCserver® 470</td>
<td>$77,800</td>
<td>3.8</td>
</tr>
<tr>
<td>DECsystem® 5000</td>
<td>$74,700</td>
<td>4</td>
</tr>
</tbody>
</table>

MFLOPS are LINPACK double-precision where n≥100. AIX XL FORTRAN Version 2.1 and AIX XL C Version 1.1 compilers were used for these tests. SPECmark is a geometric mean of the ten SPECmark tests. All prices current at publication.
source of power
to stay hot.

DID YOU BRING THE MARSHMALLOWS?

An applications platform spreading like wildfire. The RISC System/6000 family already runs over 3,000 diverse applications in mechanical design, visualization, software engineering, accounting, retail store management and on and on. But we’re still feeding the fire. More and more applications are being written and ported over to run on the family every day.

IBM support: an eternal flame. There’s never been anything lukewarm about IBM’s commitment to its customers, and there never will be. With the RISC System/6000, you get the unparalleled worldwide support of IBM: service when you need it, 24 hours a day, 365 days a year. An IBM customer engineer can even come to your site and install your machines, configure your network and integrate all your systems, whether they’re made by IBM or not. It’s enough to make you feel warm all over.

To find out how you can harness the power of the RISC System/6000 family, call your IBM marketing representative or Business Partner at 1-800 IBM-6676, ext. 845. Sorry, marshmallows not included.
National's new LDOs don't make batteries last forever. It just seems that way.

Get longer battery life in portable applications.

When it comes to extending battery life in everything from mobile phones to laptop PCs, our new LP2952 family of 250mA LDOs doesn't know when to quit. Even as battery strength drops. Because the input voltage can fall to a level close to the output voltage and the LDO will still work well. Just take a look at the specs:
- Lowest dropout voltage: 60mV
- Lowest quiescent current: 90µA

Get high precision with low power consumption.

National's LDOs are built with our proprietary deep-base PNP process developed especially for LDO regulators. This process sets a new standard for micropower regulators, and, combined with our innovative design, provides the following features:
- Output voltage tolerance of ±1%
- Reverse battery protection
- Current-limiting feature protects against short circuits
- Thermal shutdown feature protects regulator against excessive heat
- Error flag indicates when output voltage drops out of regulation (LP2953 only)

Get all the advantages of our LDO heritage.

When it comes to LDOs, you can't beat National's product portfolio. We introduced the first LDO. And we've been leading the way ever since. With more LDOs in more output ranges than anyone else.

All available in multiple packages. Including 3-pin TO-220 and TO-92 plastic, surface-mount, metal can and 8-pin DIP. Plus, they'll be available with 883/SMD screening in early 1992.

Get all the facts on longer battery life today.

For your design kit, write or call us: 1-800-NAT-SEMI, Ext. 131. And make your batteries last longer than ever before.
REPLACE YOUR VACUUM-TUBE, HYBRID, AND
DO-IT-YOURSELF-DISCRETE HIGH-VOLTAGE OP
AMPS WITH A $39 IC IN AN 8-PIN TO-3 PACKAGE.

IC OP AMP RUNS OFF $\pm 175$-V
RAILS, PUTS OUT $\pm 60$ mA

F R A N K  G O O D E N O U G H

Until now, if you needed an op amp to handle more than about 100 V between its supply pins, the several alternatives available were often unacceptable. Rolling your own circuit from discrete transistors and passive parts represents the most common approach to the age-old "make or buy" decision. Time-to-market pressures tip the scales either toward a new product's success or its failure. Thus, the decision to make rather than buy becomes an unpleasant option, even if you have the know how.

An expensive, chip-and-wire hybrid, such as the Apex PA82 or PA83, is another alternative. They run about $70 each in hundreds. Or, if space isn't a problem (and only a few milliamperees are needed), you can try vacuum-tube op amps—if you can get the tubes. If it's a one-of-a-kind project and only a couple of op amps are required, you might find some old Philbrick K2s in a surplus store, or you can recycle some that you've stashed away.

A few years ago, Apex, the leader in high-voltage op amps, kept running into hybrid customers who had to have a lower-cost high-voltage device in quantity. But they needed IC cost and reliability. Consequently, Apex came up with the PA41, an IC op amp that takes 350 V between its supply pins and swings its output within 12 V of both rails.

Apex chose the just-announced AT&T high-voltage BCDMOS mixed-signal array, the ALA501, for the job. It's fabricated on a dielectrically isolated (DI) process that puts small-signal bipolar and CMOS devices on a chip with 350-V (operating voltage) DMOS transistors, and provides 1000 V of isolation between transistors with silicon dioxide (ELECTRONIC DESIGN, Aug. 10, 1989, p. 87).

Some said you couldn't build a true op amp on the ALA501, let alone one that could swing its output $\pm 160$ V across 2700 $\Omega$. But Dennis Eddlemon, the designer of Apex's hybrid, MOSFET high-voltage op amps, didn't listen. The result is the PA41 built on the array (see the opening figure). It comes in a TO-3 package, takes 350 V between its supply pins, swings its output within 12 V of each rail, puts out 60 mA continuously, and costs just
$39 each in hundreds. Moreover, with a minimum open-loop gain of 94 dB, it's a true op amp. When shown working silicon a few months ago, a PA41 customer told Apex they considered designing their own op amp on the array but decided it couldn't be done.

Who needs such a device? It's great for driving piezoelectric transducers. The transducers, in turn, help build micropositioning systems for small mirrors, which form a part of the large mirrors used to aim and focus "Star Wars" laser beams.

The cost-performance offered by these op amps should challenge the creative juices of all analog designers worth their silicon. So far, Apex has found that potential applications generally break down into three classes: electric-field modulation, piezo drive, and instruments.

Before looking in more detail at potential applications, just consider that driving a PA41 with a 16-bit digital-to-analog converter (DAC) creates a ±165-V, 60-mA voltage-source that's digitally programmable in 5-mV steps. Two PA41s paired in a bridge circuit double the voltage swing across the load to 660 V pk-pk (Fig. 1). One of those two circuits is the heart of many applications.

Electrostatic deflection; shaping; and focusing of electron, ion, or other beams is a natural for PA41s. There are still jobs for vector-scan CRTs. And laser printers haven't totally replaced ink-jet machines. In an ink-jet printer, high-voltage op amps not only deflect the charged ink droplets, but also drive the piezo pump that spits them out. Even if these applications operated continuously, very little power would be required from the op amp. Therefore, it may not require heat sinking, because quiescent current is just 2 mA maximum, or only about 700 mW with 350 V between supply pins.

The piezo-driven micropositioning motors used for the Strategic Defense Initiative (SDI) are similar in concept to devices called "inchworms." They're widely used in optical instruments and systems whose designers continue to search for ways to lower their cost. These applications may not need heat sinking of the package either, due to a very low operational duty cycle. In addition, the load is strictly ac, so dc stability isn't critical.

The inchworm is also finding its way into the scanning-tunneling microscope (STM) as the positioning device. Though the STM is currently a research-lab tool, its use will spread to industry as cost comes down, following the lead of the scanning-electron microscope (SEM). These motors can also "tune" the ring-laser gyro used in inertial navigation systems. Piezo drive also includes acoustic applications ranging from phased-array sonars to non-destructive-materials testing and ultrasonic human-body scanning, and may well lend themselves to flat-panel electrostatic loudspeakers.

Instrument applications extend from ATE pin drivers to high-voltage, precision programmable voltage sources, from dc to the PA41's full-power bandwidth (typically 26 kHz). In ATE jobs, the PA41 can supply low-cost, precision testing of high-voltage discrete devices, ICs, electroluminescent and vacuum-fluorescent displays, pc boards, and even systems. It can be connected as an oscillator/multivibrator and produce a waveform itself, or take it from a lower-level source. In a high-voltage power supply, the PA41 can replace the error amplifier, now built from discrete devices. In laboratory biomedical instruments, it can replace the high-voltage op amps which are often still vacuum-tube units (30-to-40-year-old Philbrick K2s), used for muscle and electrochemical stimulation.

Analog computation, which is ideal for some types of real-time simulation, represents another venue where PA41s can replace tubes. High-voltage op amps increase dynamic range. Because the PA41's input transistors are p-channel MOSFETs, the op amp's typical bias current runs 5 pA (50 pA maximum). A formidable integrator could be built with it.

You could build a 0-to-60-mA current source with 350 V of compliance. Such a current source could push 60 mA through 6000 Ω or 0 to 1 µA through 350 MΩ. A difference amplifier, or even an instrumentation amplifier offering a common-mode-voltage (CMV) range limited only by the supply rails could be built. A pair of PA41s produces a high-voltage precision full-wave rectifier (absolute-value circuit). With the ability to handle high CMVs, swing its output 300 V, and put out 60 mA, the chip should find applications as a comparator, with or without hysteresis. A modification of the integrator turns it into a sample-and-hold amplifier.

If you're designing your own high-voltage op amps, or using a hybrid like an Apex PA83 that employs bipolar output transistors, you know that second breakdown of the bipolar output transistors limits maximum continuous power output. Because the PA41's output devices, Q1 and Q14, are vertical DMOS transistors, you don't have to worry about second breakdown.
The SPARCs are going to fly.

We put SoftBench on Sun. So you can put your CASE on autopilot.

SoftBench automates all those tedious, repetitive tasks in the software development process. This gives your developers more time to think and speeds up the project life cycle, while reducing errors and rework. And now it runs on Sun SPARCstations, as well as HP and Apollo workstations.

A tool integration platform, with its own set of tools, SoftBench provides distributed computing services, tool communication, and a common user interface that's easy to learn and use. Add Encapsulator, and you can integrate your favorite CASE tools. Now and in the future. Without even having to change source code.

SoftBench will make your software development process far more efficient, cost-effective and accurate than ever before. It will protect your present and future hardware and software investments, too.

Call 1-800-637-7740, Ext. 2196 for complete product information. And get the best CASE environment under the Sun.

© 1991 Hewlett-Packard Company CSSE001

CIRCLE 166
Like it or not, your plant is dependent on its electronics. If they go down, so does your operation.

That's why you need a Hoffman. A Hoffman enclosure can protect your electronics from all the harsh abuse a plant floor can dish out. The heat, the dust and the dirt.

For outstanding protection and easy access to your controls, specify our DesignLine enclosure with the new Swing-Out Rack Mounting Frame.

For the name of your local distributor and a free brochure, write Hoffman Engineering, 900 Ehlen Drive, Anoka, MN 55303-7504, or call 612-422-2177, or FAX 612-422-2179.

A Pentair Company
The Most Diverse Family
In Memory.

A Complete Line Of 1-Meg SRAMs.

Call Sony first. The largest selection of 1-Meg SRAM assures you can find the high performance, highly reliable memory you're looking for with just one call, so why go on a safari?

Fast or slow. Hot or cold. Even your massive memory requirements are right here.

And we can ship the package styles most in demand for your new designs today - and tomorrow. Our new production facility in San Antonio, TX will build on the reputation for timely delivery that has made us a breed apart.

The Best Selection Of New SRAMs.

-40º to +85ºc, 3 volts and X9.20 ns

If your current designs incorporate the latest technology, call us. Virtually every new idea in SRAM will be here at Sony first. And our U.S. design team (with their 0.8 & 0.5-micron CMOS technology) stands ready to get you the right product for your design; whether it's for a laptop or workstation.

Call Sony First.

We've got the product, backed by the Sony commitment to quality and service. And at competitive prices that make us the King of the SRAM Jungle.

Call today 714.229.4190 or 416.499.1414 in Canada. Or fax us your current requirements for a quick response from our technical staff 714.229.4285 (fax) or 416.497.1774 (fax/Canada).

---

<table>
<thead>
<tr>
<th>1-Meg SRAM</th>
<th>Model</th>
<th>Speed (ns)</th>
<th>Packaging</th>
<th>Data Retention</th>
<th>Special Features</th>
<th>Availability</th>
</tr>
</thead>
<tbody>
<tr>
<td>128Kx8</td>
<td>CDX581000P</td>
<td>100/120</td>
<td>DIP 600mil</td>
<td>L/LL</td>
<td>B/X</td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581000M</td>
<td>100/120</td>
<td>SOF 525mil</td>
<td>L/LL</td>
<td>B/X</td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581010TM</td>
<td>100/120</td>
<td>TSOF (normal)</td>
<td>L/LL</td>
<td>B/X</td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581010YF</td>
<td>100/120</td>
<td>TSOF (reverse)</td>
<td>L/LL</td>
<td>B/X</td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581010F</td>
<td>70/85</td>
<td>DIP 600mil</td>
<td>L/LL</td>
<td></td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581010M</td>
<td>70/85</td>
<td>SOF 525mil</td>
<td>L/LL</td>
<td></td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581020B</td>
<td>35/45/55</td>
<td>SDIP 400mil</td>
<td></td>
<td></td>
<td>Now</td>
</tr>
<tr>
<td></td>
<td>CDX581020D</td>
<td>35/45/55</td>
<td>SOJ 400mil</td>
<td></td>
<td></td>
<td>Now</td>
</tr>
<tr>
<td>128Kx8</td>
<td>CDX587810J</td>
<td>17/20</td>
<td>SOJ 400mil</td>
<td></td>
<td>Sync ASM</td>
<td>3/Q '91</td>
</tr>
<tr>
<td>256Kx4</td>
<td>CDX584100G</td>
<td>25/30/35</td>
<td>SOJ 400mil</td>
<td></td>
<td></td>
<td>3/Q '91</td>
</tr>
</tbody>
</table>

L = Low
LL = Low,Low
B = 3 Volt
X = Extended Temperature

---

Sony Corporation of America, Component Products Company, 10833 Valley View St., Cypress, CA 90630
Sony Canada, 411 Gordon Baker Rd., Willowdale, Ontario M2H 256

Prices and specifications are subject to change without notice. The purchase of products is subject to availability and Sony's standard terms and conditions of sale. Sony is a registered trademark of Sony Corporation.
Universal Intelligence.

Siemens is a worldwide supplier of systems solutions for the workstation and embedded control markets.

Siemens is continuing to demonstrate the innovation which has made us the universal choice in advanced IC technology.

Siemens offers industry-standard MIPS 32-bit RISC microprocessors, which are ideal for workstations, file servers and multiprocessor systems, as well as high-performance embedded applications. Of the five certified CMOS MIPS semiconductor suppliers, we’re the sole European source, to offer you solutions worldwide.

We’re also the only European DRAM manufacturer, providing high-quality 1-Mb and 4-Mb DRAMs. In fact, we’re one of the world’s leading suppliers, with DRAMs available worldwide, in volumes which have doubled since 1989. And we are continuing to advance this technology with our 16-Mb and 64-Mb DRAM programs.

Siemens CMOS ASIC technology features both Sea-of-Gates and standard-cell product families. Our 1.5, 1.0 and sub-micron technologies are compatible with Toshiba even at the GDS2 database level, for true alternate sourcing worldwide. And they come with European content and U.S. design support, as well as the best service in the industry.

Plus, we offer the most comprehensive communication IC family in the world, to support the networking requirements of high-performance workstations.

If you’re manufacturing or marketing worldwide, find out what makes our embedded control and workstation systems solutions the universal favorites.

For details, call (800) 456-9229, or write:
Siemens Components, Inc.
2191 Laurelwood Road
Santa Clara, CA 95054-1514
Ask for literature package M20A 001.

breakdown (Fig. 2). Just keep your operating point within the device's safe-operating area. The chip's power output is limited only by the current-handling capability of the die's metallization, the temperature of the output MOSFETs, and their breakdown voltage. Provision is made for an external current-limit resistor. In addition, the input is protected for CMVs to the supply rails and for differential voltages to 16 V. Differential voltages above 16 V are clipped.

The chip isn't made for video applications. However, it handles audio quite well and a set of distortion curves are supplied. For example, putting 180 V pk-pk across 2 kΩ and running at a closed-loop gain of 20 results in distortion of 0.002%, 0.02%, and 0.2%, at 0.1, 1.5, and 15 kHz, respectively. Distortion is still less than 1% at 30 kHz.

External frequency compensation with just four parts enables users to optimize gain and bandwidth. In this case, use a 2.2-kΩ resistor and 1 of 3 capacitors: 18 pF for gains of 1 to 10, 10 pF for gains from 10 to 30, and 3.3 pF for gains above 30. Unity-gain bandwidth is 1 MHz. The power bandwidth noted earlier occurs when using the 3.3-pF compensation capacitor. Power bandwidth drops to about 8 kHz compensated for unity gain. Small-signal settling time for a 10-V step, to 0.1%, typically runs 12 µs at a gain of ~10.

Although really not designed for single-supply operation, by keeping the common-mode voltage at the PA41's inputs biased 12 V inside of either supply rail allows it to perform well in this configuration. Just apply the same biasing tricks you would use with any conventional (non-single-supply) op amp when running off a single supply. But keep in mind that the output can only reach to within 12 V of each rail. Unsymmetrical supplies greatly simplify biasing, making it possible for the output to swing through zero. For example, if the IC is running off a positive high-voltage supply, connect its negative supply pin to -15 V. If your high-voltage rail is negative, connect the IC's plus-supply pin to +15 V. In most applications, only the chip's quiescent current (2 mA) is required from the extra 15-V rail. A charge pump easily provides it.

The PA41's offset voltage runs a maximum of ±30 mV. That may sound high, but it's about the equivalent of a conventional op amp with ±2 mV of offset. If you figure typical applications will use a ±10-V input signal, 30 mV represents 0.3% of full scale. Offset varies 65 µV°C, which only adds another 3.6 mV (0.03% of full scale) over the -25 to +85°C operating range. In an ac application or in a feedback loop, 30 mV of offset voltage won't put the op amp into saturation—even at a gain of 100.

**PRICE AND AVAILABILITY**
The PA41 die is mounted on a thin aluminum-nitride substrate that isolates all inputs, outputs, and pins from its hermetically sealed, 8-pin TO-3 metal can. Thus, no insulation is needed between it and a heat sink—regardless of the sink's voltage. In quantities of 100, the PA41 goes for $39 each. Die are also available for use in hybrids at $29 each in hundreds. Both are available from stock.

Apex Microtechnology Corp., 5880 N. Shannon Rd., Tucson, AZ 85711; Jerry Steele, (602) 742-8600. CIRCLE 511

**HOW VALUABLE?**

<table>
<thead>
<tr>
<th></th>
<th>CIRCLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>HIGHLY</td>
<td>526</td>
</tr>
<tr>
<td>MODERATELY</td>
<td>527</td>
</tr>
<tr>
<td>SLIGHTLY</td>
<td>528</td>
</tr>
</tbody>
</table>

**ELECTRONIC DESIGN**

JUNE 27, 1991
Designers in the small form factor arena have a lot on their minds when it comes to selecting connectors for today's emerging standards: compatibility, reliability, availability. And solid engineering support where they need it—anyplace in the world.

That's why so many are choosing AMP and the AMPLIMITE .050 Series of high-density interboard and shielded I/O connectors.

The .050 Series is compatible with SCSI-2, IPI-2, HIPPI, and EIA.

AMP and AMPLIMITE are trademarks of AMP Incorporated.
High-density shielded I/O and interboard connections.

RS-232 standards—standards that AMP helped define in the first place. Engineering distinctions: smoothed tuning fork contacts, high-temp polymer housings, true footprint position and packaging for robotic application, and a wide range of hardware and mounting options.

And AMP is there to help you, with design-level engineering and support worldwide, manufacturing capacity second to none, and the high-speed application tooling you need to meet any production requirements.

For more information on the AMPLIMITE .050 Series high-density connectors, call our Product Information Center toll-free at 1-800-522-6752 (fax 717-561-6110). In Canada call 416-475-6222. AMP Incorporated, Harrisburg, PA 17105-3608.
"Up"

"A 486 chip set in just three months." Arche's Paul Tien tells how Viewlogic's strategy made it possible.
As a leading international manufacturer of high performance 386 and 486 PCs, Arche Technologies knows that designing it right up front means a higher quality product and faster time to market.

It's a strategy that fits perfectly with Viewlogic's focus on empowering design engineers. A focus that delivers excellence in high-level VHDL simulation and synthesis for ASIC, IC and system design. And that made all the difference. "We designed our first 386 chip set in only six months. Using the same system simulation methodology, we designed a 486 chip set in just three. Needless to say, I really appreciate the integrated VHDL simulation and synthesis that Viewlogic's Workview offers. In fact, the more projects we do at the higher level offered by VHDL, the more we streamline our design process," says Tien.

Call 800-422-4660, Ext. 200 for our Up FRONT SOLUTIONS Brochure. We'll show you how we've become the leading-edge CAE company by helping people like you do it right up front.
"The DT2878 ADVANCED PROCESSOR for the PC AT accelerates Fourier analysis, geometric processing, and custom algorithms."

—Fred Molinari, President

25 Mflops; 32-bit floating point
- AT&T DSP32C processor

2, 4 or 8 Mbytes data memory

Extensive software support available
- Advanced Image Processing Library
  More than 80 routines for:
  - Fourier analysis, geometric processing, morphology, convolutions, statistics
  - Callable from Microsoft C
- AT&T C compiler and development tools

DT-Connect™
- 10 MHz interface to Data Translation’s DT-Connect family of frame grabbers

Quantity pricing available
FAST 5 day delivery

Call for FREE Catalog
(508) 481-3700
In Canada, call (800) 268-0427
Originally designed to be the heart of workstations, high-end 32-bit RISC and CISC microprocessors and their offshoots are beginning to target more lucrative embedded systems applications. Among these are laser-printer control, simulation accelerators, factory automation systems, and communications applications, such as protocol processing and high-speed switching.

When selecting a processor based on either a RISC or CISC instruction set architecture for embedded applications, designers typically evaluate several parameters. Among the most important are integration level and price/performance—not only for the CPU, but for the cache memories and additional peripheral devices that support the CPU and the system functions. Other important considerations include compatibility with existing code and interrupt handling, which is particularly crucial for real-time embedded applications.

Software support also plays an important role in selecting an embedded processor. This is particularly true for RISC processors, which are relatively new to the market and haven’t garnered the wealth of software and hardware support tools already available for many CISC devices. Still, support for RISC processors is improving, with many companies offering high-quality compilers, debuggers, cross development tools, and real-time operating systems.

---

**R2000 instruction pipeline**

<table>
<thead>
<tr>
<th>Instruction flow</th>
<th>IF</th>
<th>RD</th>
<th>ALU</th>
<th>MEM</th>
<th>WB</th>
</tr>
</thead>
<tbody>
<tr>
<td>Current CPU cycle</td>
<td>IF</td>
<td>RD</td>
<td>ALU</td>
<td>MEM</td>
<td>WB</td>
</tr>
</tbody>
</table>

1. **BY EXECUTING PORTIONS** of multiple instructions in parallel, thanks to five stages of pipelining, processors like the MIPS R2000 can achieve an instruction execution rate that approaches one per clock cycle.
2. CISC AND RISC PROCESSORS use a similar conceptual model for handling interrupts. They differ primarily in the relative delegation of these operations to internal microcode, the operating system, and the interrupt handler.

While most high-end RISC and CISC processors were designed for workstation applications, virtually nothing exists in their basic architecture that precludes their use in embedded applications. In fact, many so-called embedded RISC and CISC processors are simply repackaged workstation processors optimized for low cost.

EMBEDDED SYSTEM TRIMS

To target embedded applications, vendors of traditional workstation processors will eliminate area (and thus expensive) and power-hungry functions, such as memory-management and floating-point units, which usually go unused in real-time applications. These trims reduce power consumption and facilitate the use of low-cost plastic packaging. They also make it possible for vendors to add application-specific features, such as cache and high-speed direct memory access, by returning some of the chip area trimmed previously.

One vendor taking this approach is Integrated Device Technology Inc., Santa Clara, Calif. IDT offers a family of parts based on the MIPS R3000 CPU. As offered by MIPS Inc., Sunnyvale, Calif., the R3000 processor includes a 64-entry, fully associative MMU but has no on-chip cache. To reduce cost, the IDT 3051 adds on-chip cache, uses a reduced-functionality MMU (a smaller translation lookaside buffer), and employs plastic packaging.

Originally targeting Unix systems for its NS2000 CISC processor family, National Semiconductor Corp., Santa Clara, Calif., has adapted the general-purpose processors for the embedded market. National’s principal focus is on laser printers, fax machines, modems, and integrated voice/data systems. The 32CG16 and 32GX32, for example, which address the 4-8 PPM (page per minute) and 10-15 PPM printer markets, are based on 32016 and 32532 core processors with added instructions for bit manipulation and graphics. The 32FX16 and 32GX320 add voice, modem, and fax application capabilities by including digital-signal-processing instructions and a hardware 16-by-16-bit multiplier.

Motorola Inc., Austin, Texas, has gone several routes toward targeting the embedded market with its CISC family. One angle is to offer MMU-less versions of the 68020, 68030, and 68040 in plastic packages. Dubbed the EC Series, these devices are offered at a fraction of the cost of their full-function counterparts.

Another approach used by Motorola to cut control-function costs is to combine the 68000 core with various application-specific I/O functions. The 68302, for example, which targets communications applications, includes a trio of synchronous serial-communications channels, seven DMA channels, and a protocol engine that provides packet-framing and cyclic-redundancy-checking functions. Another chip, the 68332, is targeted at engine-control applications. This processor includes a time-processing unit that measures pulse width and frequency and calculates both rotation rate and the rotation’s rate-of-change.

To cut costs for its 960CA, Intel Corp., Chandler, Ariz., omitted the MMU and reduced the on-chip cache’s size. Unlike many high-end RISC devices that offer 2 kbytes or more of data and instruction cache,
Vicor Knows the INs and OUTs of Military Power Systems

Standard Power Components

Whether you need compliance to MIL-STD-461 or MIL-STD-704A or MIL-STD-1275A on the Input, or the noise performance of a linear on the Output, Vicor has a component-level module to address the Ins and Outs of military power systems.

Designed to work with our MI Series of military DC-DC Converters, the MI-JAM Input Attenuator Module affords full protection from the spikes, transients and surges of MIL-STD-704A and MIL-STD-1275A. It also allows the DC input lines to comply to the conducted interference requirements of MIL-STD-461C.

The MI-JAM can drive any number of converters up to a maximum 200 Watts of load power. 28 and 270 Vdc versions are available.

The MI-RAM Ripple Attenuator Module can be used on the output of any MI Series converter with an output from 5 to 50 Vdc and load current to 10A. It will reduce output noise and ripple to less than 3mV p-p.

Both filters are packaged in Vicor’s standard half size module format of 2.3"L x 2.4"W x 0.5"H. Give your military power system the Vicor Power Component advantage.

Component Solutions For Your Power System
23 Frontage Road, Andover, MA 01810
TEL: (508) 470-2900 • FAX: (508) 475-6715

CIRCLE 151
the 960CA packs just 1 kbyte of 2-way-set-associative instruction cache. In place of a data cache, the chip uses a 1-kbyte memory-mapped on-chip static RAM, which may be used for both data storage and as a register cache. The 960CA also reduces overall system cost by including a four-channel 32-bit DMA controller and a 31-level, 248-source interrupt controller.

By offering core versions of the MIPS and Sparc devices as cells in its standard cell library, LSI Logic Corp., Milpitas, Calif., lets designers roll their own controller. Combining these RISC cores with other application specific I/O functions lets designers develop highly integrated devices that prove cost-effective for very-high-volume applications.

**RISC vs. CISC**

One key issue when looking at a system upgrade for a CISC or RISC processor is compatibility with existing code. The advantage of upgrading within a family of CISC processors, such as the 680X0, is that it enables designers to run existing binary programs without recompilation. Switching to a new processor family (from a CISC to a RISC chip, for example), by contrast, requires recompilation of the source code, which may be unavailable. Even if the source code is available, the code may contain hardware dependencies that greatly complicate the conversion effort.

If, on the other hand, designers start from scratch on a new system or go for a major system overhaul, then price/performance is frequently the most important criteria. In this regard, RISC processors may provide the best solution. Because RISC chip suppliers aren't constrained by the need to maintain object code compatibility with previous generation parts, they are free to develop more aggressive architectures.

The reason that RISC processors generally outperform their CISC counterparts is because of their hardwired architecture (little or no microcode) and simpler, more orthogonal instruction sets. This simplicity enables compilers to schedule a RISC processor's pipeline more efficiently, thereby enabling the device to achieve execution speeds that approach one instruction per clock cycle. Superscalar architectures, such as Intel's 960CA, which use multiple execution units, can frequently attain execution speeds of two to three instructions per clock cycle. CISC processors, by contrast, frequently require 5-7 clocks per instruction, although some of the latest CISC chips are well below 4 clocks per instruction.

The drawback to a RISC device's simpler instruction set is that individual instructions do less work. Consequently, RISC programs tend to be 25-100% larger than equivalent CISC programs. From a performance perspective, this increase in code size is generally more than offset by the reduction in average CPI (clocks per instruction). However, the larger code size does put more demand on memory bandwidth and requires that larger, faster, and thus more expensive memories be used. Even given the relatively low cost of memory, this increase in code size may be a negative factor in some applications that are constrained by cost and size.

While a strong case can be made for the superiority of RISC architectures in general, it can't be said that RISC devices outperform CISC devices across the board. The reason is that RISC processors depend more heavily on efficient pipeline scheduling and high cache-hit rates to keep their execution units busy. In applications that have poor data locality, or that require frequent interrupts, branches, or context switches, cache misses and pipeline flushes will prevent the RISC processor from achieving single-cycle instruction execution. In such cases, the RISC processor may provide little or no performance advantage.

**Memory Performance**

When evaluating the price/performance of a CISC or RISC processor, off- and on-chip memory architectures should be closely scrutinized. This is particularly true for RISC processors. The pipeline in the MIPS R2000 is a typical example of how the various stages interact (Fig. 1). By dividing the pipeline into five stages, as many as five instructions can be in various stages of execution at the same time. To keep their pipelines full, RISC processors must fetch a new instruction on each clock cycle. Unless the data is encoded within the...
In all the world, there's only one place to get RS232 & RS422 line drivers & receivers on ONE chip.

A single multi-channel driver/receiver IC that provides software-selectable RS232 and RS422 interfacing. Both operating modes are fully EIA standards-compatible. A built-in software-controlled loopback test function allows for system testing with no additional parts.

The Sipex SP301 and SP302 RS232/422 Line Driver/Receiver products do all this and more.

- Software-selectable RS232 AND RS422
- Built-in loopback test function
- Significant pc real estate reduction
- 28-pin, surface mount packaging
- Advanced low power, BiCMOS construction
- Available from stock

Call. What in the world are you waiting for?

Sipex Corporation
SIGNAL PROCESSING EXCELLENCE

22 Linnell Circle • Billerica, MA 01821 • (508) 667-8700 • FAX: (508) 670-9001
IT'S A WHOLE NEW BALLGAME!

Here are nine players that can work together in any order. Won't forget their plays. And can take new instructions anytime from homeplate.

Now from Semiconductor Products Center of Hughes Aircraft Company comes another major development in semiconductor integrated circuits. Hughes' new NSP family of Nonvolatile Serially Programmable devices gives circuit designers new freedom and flexibility in their work... saving time, money and labor while improving overall system performance and reliability.

With these nine general purpose devices, PC boards or hybrids can be trimmed or configured electronically. Instead of using a slow, laborious, and often difficult mechanical trimming procedure, it's all done remotely through a personal computer or test station.

That's because these NSP components have a serial interface feature which permits accessing the nonvolatile memory of the circuit at the system level, also enabling many configurable circuits to be cascaded.

Nonvolatile data latches retain the last programmed state in each device when power is removed, then automatically restores the correct state when power is resumed. In addition, a standard serial interface provides both read and write access to the nonvolatile memory. All NSP devices feature low power consumption and redundant circuit techniques to assure reliable operation and long life.

For complete information packet, contact Hughes Semiconductor Products Center, PO Box H, Newport Beach, CA 92658; or call (714) 759-2665 or FAX (714) 759-2913.
instruction or stored in an on-chip register, the processor may also need to fetch new data from external memory.

The high cost of designing external no-wait-state memory subsystems is forcing designers of most RISC and CISC processors targeting embedded applications to provide increasingly larger on-chip data and instruction caches. One of the first 32-bit microprocessors to provide on-chip cache was the 68030, which provided 256 bytes each of direct-mapped instruction and data cache. One of the first RISC devices to include cache was the Am29000 from Advanced Micro Devices Inc., Austin, Texas, which provides a 32-word (32-bit words) Branch Target Cache to speed instruction access and a 128-word triple-ported register file to speed data access.

Since then, advances in process technology have made it easier to use much larger caches. The AMD 29030, for example, has substituted an 8-kbyte, 2-way set-associative cache for the 32-word Branch Target Cache used in the 29000. Similarly, the Motorola 68040 substitutes 4-kbyte, 4-way set-associative instruction and data caches for the 256-byte caches provided on the 68030. MIPS, which provided no on-chip cache for its earlier generation parts, added 8 kbytes each of direct-mapped data and instruction cache to the R4000.

**Cache Benefits**

The availability of large on-chip caches greatly reduces system cost by enabling designers to configure their external memory systems using less expensive dynamic RAM. A 960CA-based HK80/V960E VMEbus board from Heurikon, for example, uses an 8-Mbyte main-memory based entirely on 70-ns static-column dynamic RAMs. By employing a 2-way interleaved architecture, such a memory subsystem can support zero-wait-state accesses for either single-write or burst transfers.

Cache implementations vary widely among RISC and CISC processors, both in size and in architecture. For the most part, the instruction and data caches provided on today’s RISC and CISC microprocessors are physical caches—in other words, they store physical, rather than virtual, addresses.

Most of the data caches provided on today’s RISC and CISC processors use a “copy-back” strategy of maintaining consistency between the cache and main memory. Relative to write-through caches, which write through to main memory each time an address in the cache is written, copy-back caches update main memory only after a block in the cache (that has been written to) is displaced.

The advantage of a copy-back cache is that writes to the cache can be achieved with zero wait states, because the CPU doesn’t have to wait for the data to be written through to main memory. Moreover, if several locations within the same block are modified, then only one write operation to main memory will be required when the block is displaced, thereby conserving memory bandwidth.

**Simple Caches**

One way caches will differ is in their level of associativity. The simplest cache to build is a direct-mapped cache (1-way set associative). In a direct-mapped cache, each address in main memory may be stored in only one cache location. Because of their simplicity, direct-mapped caches offer faster hit times (2-10% in a discrete implementation, though negligible when the cache is included on chip). They also require smaller die areas.

Despite the simplicity of direct-mapped caches, an increasing number of vendors are opting for 2-way and even 4-way set-associative caches. Because these caches enable several addresses (for example, two in a 2-way set-associative cache) in main memory to be mapped to multiple addresses in the cache, they offer higher hit rates than direct-mapped
Announcing the
New Ultimate in Driving

Power Convertibles™

The premiere vehicle in power conversion. These DC/DC Converters allow you to maintain a unique balance between price and performance.

The hottest economy model on the road is the HPR1XX. It is compact and affordably priced to drive your system. The Single-In-Line body styling conserves board level parking, taking up less than 0.2 inch² board space. A low profile is achieved through Surface Mount Manufacturing.

Precision performance comes with the HPR1XX’s 750mW of output power. This Power Convertible has exceptional roadhandling with a high efficiency rating of 80%. You can “rev” up your designs with our isolation voltage of 750VDC.

Now drive your designs to the limit. Give it a test run; at less than $5.00 in OEM quantities you’ll be glad you’re driving with a Power Convertible.

For the dealer near you:
Call 1-800-548-6132 Fax 1-602-741-3895
Write P.O. Box 11400 - Tucson, AZ 85734

CIRCLE 184
Power Convertibles is a trademark of Power Convertibles Corporation, an affiliate of Burr-Brown Corporation.

Your Partner in Quality
"Hitch a Ride" with Power Convertibles™

An Alternate Source for Under $15.

Currently, your company may be driving power with an expensive DC/DC Converter. The PWR14XX Power Convertible is a compact low-cost equivalent to those found in many designs.

This 2 Watt model is a drop-in replacement for an industry standard pinout. Our fully loaded package is constructed using SMT, providing the quality and dependability you need from your power source. At less than $15.00 (5K pcs. U.S.A.) you can’t afford not to shift to Power Convertibles.

Get the best buy on the street.

Call 1-800-548-6132
Fax 1-602-741-3895

Write P.O. Box 11400
Tucson, AZ 85734

The DC/DC Converter to Replace

Computer Products: EA Series
Conversion Devices: E Series
Datel: UPM Series
Calex: 1.8 Watt Regulated
IPD: DRD Series
Power General: 400 & DC1-2 Series
Reliability: 3W Series
Wall Industries: L Series

Power Convertibles is a trademark of Power Convertibles Corporation, an affiliate of Burr-Brown Corporation.
Tired of wasting board space on an expensive, space guzzling DC/DC Converter? Check-out the new HPR7XX Power Convertible. It is unbelievably small and sleek with 5 Watts of isolated output power. This is a turbo charged SIP - only 2.22" long and .35" wide. You get 16 Watts per cubic inches of unregulated power under the hood.

The HPR7XX is no big ticket item either. It is priced less than DC/DC Converters twice it’s size and with less output power capacity - only $20 in O.E.M. quantities. This high-performance model drives as great as it looks with an efficiency rating of 80%. Take it for a spin, you will have no trouble finding a parking spot on your board.

For the dealer near you:
Call 1-800-548-6132
Fax 1-602-741-3895
Write P.O. Box 11400 Tucson, AZ 85734

Power Convertibles is a trademark of Power Convertibles Corporation, an affiliate of Burr-Brown Corporation.
Fasten your seat belts. The HPR2XX takes your designs on a power trip with the equivalent of 4 DC/DC Converters in one. This tiny Power Convertible in a SIP package has four isolated output channels. Each channel has a plus and a minus voltage output and produces 750 mWatts of unregulated power. Your total conversion package is 3 Watts of power.

With a sticker price of less than $15.00 (5K pcs. U.S.A.) it is the lowest cost per channel in the industry (less than $4.00). Drop-in board level parking is easy, using less than 0.2inch² per channel. Shift your design into overdrive with one Power Convertible for reliability in your multi-channel applications.

For the dealer near you:
Call 1-800-548-6132
Fax 1-602-741-3895
Write P.O. Box 11400
Tucson, Arizona 85734

Power Convertibles is a trademark of Power Convertibles Corporation, an affiliate of Burr-Brown Corporation.

Your Partner in Quality
CIRCLE 187
As a rule, increasing cache associativity also increases cache hit rates. However, a point of diminishing returns is quickly reached. Beyond 4-way set associativity, additional increases in associativity provide relatively small increases in hit rate and don't justify the additional expenditure of die area.

**Cache Performance**

While general comparisons can be made between cache architectures, establishing the hit rate of any particular cache is impossible without considering the application. Because programs generally tend to be stored sequentially and loop frequently, instruction caches have higher hit rates than data caches. However, the hit rate of any particular instruction cache can vary widely depending on the application.

In real-time embedded applications, because programs are often small and have few tasks active simultaneously, even relatively small instruction caches can provide high hit rates. Unix systems, by contrast, tend to have much lower hit rates. This is because Unix systems switch frequently between large programs.

Data cache hit rates are usually even more application dependent. Display processing applications, for example, tend to exhibit very low hit rates. Here, the data set (for example, 1 Mbyte for a 1024-by-1024-by-8-pixel display) greatly exceeds the cache size. Moreover, data isn't typically accessed consecutively or reused frequently.

To see why, consider the movement of a cursor. Here, few of the pixels that form the cursor are located on any one line. Consequently, to draw the cursor (or calculate its new position when it is moved), the processor must change lines frequently. Because consecutive lines are located 1024 bytes apart (for a display with 1024 pixels per line), the processor must step through the data set as much as 1024 bytes at a time in order to calculate consecutive pixel locations. Moreover, once the processor accesses the pixel memory, it's not likely to access that pixel again in the near future.

An example of an application with a high hit rate is Postscript processing, which involves the transformation of a Postscript page description to a bit map. Because the transformation is compute-intensive and requires using multiple operations on the same data, data tends to be reused frequently. Another application that will have large hit rates is missile guidance. Again, because the data (the terrain map) changes slowly with respect to the operations (contour calculations) performed on the data, data is reused frequently and the hit rate is high.

**Interrupt Response**

Another important factor in selecting a RISC or CISC processor for real-time embedded applications is how quickly and predictably the device responds to external interrupts. In a CISC processor, the bulk of the operations that must respond to an interrupt are handled automatically in microcode. RISC processors, by contrast, typically leave more of this functionality to the real-time operating system or interrupt handler.

Conceptually, the interrupt sequence for most CISC and RISC processors is similar to that used in the 68030 and 68040 (Fig. 2). Once the 68040 receives an interrupt, it discontinues execution at the next instruction boundary, which could be as$ = \{b\{b+b^0b^0b^66\}$ clocks later if it just started a multiplication or division operation.

It then initiates an interrupt acknowledge cycle, during which it obtains an interrupt vector from the interrupting device. This vector points to an exception table in main memory (256 32-bit entries), which contains the starting address (program counter value) for the interrupt handler (auto vectored devices like the 960CA avoid obtaining an exception vector by associating a specific handler with each interrupt level).

Once the 68040 obtains an interrupt vector, it makes an internal copy of its program counter and processor status word and switches from user mode to supervisory mode. It then stores a four-word stack frame to main memory (under direction of the OS), which includes the program counter, status register, and interrupt vector. The 68040 also saves any registers used by the handler in the stack frame. If the handler is written in C, the entire register set is usually saved.

After storing the stack frame, the 68040 fetches the program counter from the exception table, which supplies the start address for the interrupt handler. The processor then executes the handler. The last instruction in the handler, which is a Return From Exception, reverses the processes and restores the program counter and status register for the interrupted task.

If multiple devices interrupt the 68040 simultaneously, then the 68040 services the highest-priority interrupt. If the 68040 is interrupted while it is servicing another interrupt, it compares the priority of the new interrupt with the current interrupt. If the priority of the new interrupt is higher (except for a nonmaskable interrupt, which is serviced immediately), it saves the context of the current interrupt to a stack frame in main memory and begins servicing the new interrupt. Once it services the new interrupt, it retrieves the context for the previous interrupt from the stack frame and resumes execution of its handler.

Calculating a processor's inter-
The M860 is based on the Intel i860 64-bit processor. The i860 performs 40 MIPS and 86,000 Dhrystones at a clock rate of 40MHz.

The i860 offers a complete architecture, delivering supercomputer performance on a single VLSI component. High throughput is achieved with RISC design techniques, pipelined processing units, wide data paths and large on-chip caches.

The i860 achieves 500,000 vector transforms, performing 4 X 4 matrix multiplies. It delivers 10 MFLOPS in the Linpack benchmarks, using just DRAMS, without an external cache.

The MB60 implements the full Multibus II Parallel System Bus Interface, using Intel's Message Passing Coprocessor (MPC) to support transfer rates of up to 40 Mbytes/second over the parallel system bus. This advanced design enables system integrators to build low-cost microcomputer systems that outperform minis and mainframes.

The M860 fully supports UNIX System V, Release 4, offering compatibility with more than 85% of the current UNIX application base.

The M860 memory subsystem consists of 8 or 32 Mbytes of parity checked static column mode DRAMS. Optimized for i860 pipelining, the subsystem achieves zero wait states at 40 MHz.

The on-board Central Services Module (CSM), in conjunction with the Intel Message Passing Coprocessor (MPC), provides the centralized control functions required by Multibus II systems.

Meet the M860 Multibus II SBC — A single-board computer for system integrators who demand more power and greater reliability — at less cost. Now you can build low-cost microcomputer systems to process large volumes of data at supercomputer speeds, and achieve scalable performance all the way from single-processor systems to very complex multiple CPU applications. So whatever application you have in mind, the M860 has the power to make it happen.

With a record of innovation backed by first class customer support, and a market presence in twenty countries, Mentec is the supplier of choice for system integrators who demand excellent benchmark performance at competitive prices.


Mentec Computer Systems, 8399 Green Meadows Drive North, Westerville, Ohio 43081, U.S.A. Tel 1-800-338-2585. Fax (614) 461-4211.

CIRCLE 117
interrupt latency (the time from the receipt of the interrupt to the execution of the handler's first instruction) is difficult because it depends on several factors. Among these are the execution time of the instruction that was interrupted, the speed of the external memory, and both the priority level and total number of interrupts that are received.

It also depends on how many registers must be saved in order to restore the interrupted task's context. In the 68040, for example, assuming zero-wait-state memory and that the interrupted instruction completes on the next cycle, the interrupt latency for an individual interrupt is 24 clocks plus 2 clocks for each register that's saved.

**Interrupt Response**

One advantage that RISC processors have when responding to interrupts is their finer instruction granularity. Because a device can't process an interrupt until it completes its current instruction, the RISC processor's shorter average execution time enables it to respond more quickly. Finer granularity also makes RISC chips less likely to receive an interrupt in the middle of an instruction. That minimizes instruction restarts, thereby improving performance and simplifying memory system design.

On the down side, one disadvantage of many RISC chips is that they pay a greater penalty for the pipeline flushes following the receipt of an interrupt. RISC devices also generally have slower context-switch speeds. This is because they generally have more registers, which increases the time required to save the state of the processor prior to servicing an interrupt.

The AMD 29000, for example, which provides 192 registers, requires at least 192 clocks to save its entire register set to main memory (assuming zero-wait-state memory). This overhead can be diminished by saving only the registers that the interrupt handler uses. However, if the handler happens to be written in a high-level language, then working with a portion of the register set is often difficult.

Register windows used by RISC devices, such as the Sparc and 960CA, help speed context switching (for interrupts and procedure calls) (Fig. 3). The strategy behind register windows is to minimize the number of registers that must be saved to external memory on a context switch by providing a large register stack on chip. Following a context switch, the processor leaves the register contents intact and gives the new process a fresh set of registers by moving the stack pointer to a new window, rather than saving the current process' registers to main memory. This takes only four clock cycles on both the Sparc-family processors and 960CA.

In the 960CA, the register stack is implemented using an on-chip 1-kbyte memory-mapped static RAM. This stack, which may also be used for data storage, provides 5 to 15 windows with 16 local registers each. Following an interrupt or procedure call, the new process is given a new set of 16 registers. Then, when the processor resumes execution of the interrupted process, it simply moves the stack pointer back to that process' window.

Register windows provide a high-speed mechanism for handling individual interrupts. However, in interrupt-intensive applications, such as telecommunications switching, their advantage is diminished. In such cases, the maximum window number may often be exceeded. Therefore, to provide a fresh set of registers for the new process, the processor must write the registers in the least recently used window to a stack frame in main memory.

**Optimizing Compilers**

Of course, when assessing the performance of RISC and CISC processors, the quality of the optimizing compilers available for that specific CPU can't be overlooked. This is particularly true for RISC processors, whose compilers must be more complex to take advantage of the device's larger register sets and exposed pipelines.

One of the most common optimizations compilers can make—register allocation—is actually one of about a dozen common optimizations done by a compiler (see the table). In register allocation, the compiler moves frequently accessed variables from main memory into on-chip registers, thereby reducing the external memory accesses required at run time.

Another point to consider is that RISC processors offer a number of architectural features that enable optimizing compilers to generate fast-executing code. One is a large general-purpose register set, which enables the compiler to more effectively implement register allocation. Another is a three-operands architecture, which reduces the number of intermediate results that must be saved during many calculations.

In a conventional two-operands CISC architecture, the same register is often used as both a source and destination register for operands. Consequently, to prevent the contents of the source register (for example, if the register contains an intermediate result) from being overwritten, the processor must expend time saving the source register's contents to another register. In a three-operands architecture, this is unnecessary, because the destination register is always separate from the two source registers.

A third RISC feature that facilitates the generation of high-speed code design is its simpler, more orthogonal (all instructions can apply all addressing modes to all registers) instruction set. This simplicity not only reduces the special cases that the compiler must deal with, but enables the compiler to more effectively reorder instructions and schedule the pipeline.

To maximize scheduling efficiency and enable out-of-order instructions to execute concurrently, RISC processors, such as the 960CA and Motorola 88000, use a technique that is known as register scoreboard. Register scoreboard enables instructions to execute out of order by keeping track of register usage and data dependencies.

When an instruction is executed, the processor sets a register score-
board bit to indicate that a register or group of registers is being used in an operation. If the instructions that follow don't use registers in that group, the processor can execute those instructions before the prior instruction is completed. Register scoreboardng can be used, for example, to enable single-cycle instructions, such as Add, to execute concurrently with multiple-cycle instructions, such as Multiply and Divide (Fig. 4). Scoreboarding permits the processor to schedule two multiplications, an addition, and an AND operation.

Delayed branching is one example of a scheduling optimization that takes advantage of instruction reordering. In delayed branching, the compiler identifies instructions prior to a branch whose execution doesn't depend on the branch. The compiler then reschedules these instructions so that the processor can execute them while it's waiting for its address generator to calculate the branch address. Unfortunately, scheduling optimizations like delayed branching may not prove to be as effective in the next-generation superscalar machines. However, they are indicative of the extra flexibility the RISC's simpler architecture provides.□

Todd Wynia, manager of product marketing at Heurikon, holds a B.S. in economics and mathematics from the University of Wisconsin at Madison.

References:

WE HAVE WHAT IT TAKES TO COMPLETE YOUR SIMPLE HIGH-SPEED CIRCUITS...
...AND WHAT IT TAKES TO YOUR MORE DIFFICULT

Frequency Convertors. Prescalers. Amplifiers. Switches. Small Signal and Power Transistors. And more. If you're looking for more design margin...

- Higher f's
- Greater gain bandwidth
- Wider dynamic range
- Lower propagation delay

...you won't find a broader range of cost-effective high-speed devices than we offer at California Eastern Laboratories. But at higher speeds, conventional circuit designs and layouts don't always behave the way you'd expect.

Which can be extremely frustrating—unless you've chosen a vendor that can also give you solid technical support.

We can.

We're the exclusive North American source for NEC high-speed semiconductors. And we back our parts with the kind of engineering support that can shave weeks off your design cycle.
COMPLETE ONES.

GaAs ANALOG ICs
10MHz to 20GHz,
Power to 18dBm, 35dB isolation.
Amplifiers and Switches.

Just call.
We have 25 years worth of applications information, all within an arm’s reach.
So there’s no waiting for answers to your questions.
And when it comes to data, our lab can provide device characterization specific to your project. And, if necessary, special selections specific to your circuit.
Best of all, most parts can be shipped immediately, direct from onshore stock.

So if your projects demand parts with higher speeds and greater design margin, our Product Selection Guides are a good place to find them.
To get a set, just fill out and mail this card.
California Eastern Laboratories
4590 Patrick Henry Drive,
Santa Clara, CA 95056-0964
Phone (408) 988-3500
FAX (408) 988-0279

California Eastern Laboratories

CIRCLE 90
You'll like the feeling of our new digital troubleshooting scope.

Now there's a 100 MHz digital scope that handles just like analog.

Digital oscilloscopes have certain advantages that are hard to overlook. But for troubleshooting, many engineers still prefer analog scopes. Simply because they like the way they handle. The HP 54600 changes that. It looks like a 100 MHz analog scope. All primary functions are controlled directly with dedicated knobs. And it feels like one.

The display responds instantly to the slightest control change. But when it comes to troubleshooting, the HP 54600's digital performance leaves analog and hybrid scopes in the dust. At millisecond sweep speeds, the display doesn't even flicker. Low-rep-rate signals are easy to see without a hood. It has all the advantages that only a true digital scope can provide. Like storage, high-accuracy, pre-trigger viewing, hard copy output, and programming. And since it's one of HP's basic instruments, the HP 54600 gives you all this performance at a very affordable price. Only $2,395* for a 2-channel scope; $2,895* for the 4-channel version.

So, if you need the power of a digital scope, but like the feel of analog, call 1-800-752-0900. Ask for Ext. 2282, and find out how well the HP 54600 handles your troubleshooting needs.

There is a better way.

* U.S. Prices only.
† In Canada, call 1-800-387-3867, Dept. 428.
BOUNDARY SCAN PUTS TOMORROW'S DEVICES TO TEST

Although much has been written about the IEEE boundary-scan test standard, only a handful of today's devices meet the IEEE 1149.1 Standard Test Access Port and Boundary-Scan Architecture. Complete compliance with the standard, which means that designers can choose virtually any device with the assurance that it's boundary-scan compatible, is still about five years away. Until then, printed wiring boards will be a mix of scannable devices that meet the IEEE standard and non-scannable devices. Such boards require test methodologies that employ both bed-of-nails and boundary-scan approaches.

Boundary-scan testing can slash test-development times for complex systems. Ken Parker, a member of the technical staff at Hewlett-Packard's Manufacturing Test Div., estimates that developing test vectors to adequately test the I/O functions of a complex device, like the Motorola 68040, would consume six months of an engineer's time.

In contrast, test vectors for the same device, given boundary-scan capability and the appropriate software tools, could be generated in two minutes. Never has the industry had the promise of such dramatic improvement in test-development time.

Boundary scan also promises to permit testing of systems employing high-density surface-mounted components and complex multilayer pc boards. Today, these systems can be tested with a bed-of-nails approach, but not without a plethora of problems because of the smaller pin geometries of surface-mounting technology. Again, with the right tools and devices that support boundary scan, the entire board could be fully tested using only the boundary-scan path.

On the other hand, bed-of-nails or in-circuit test methods offer some significant advantages not present in boundary scan. One key advantage of in-circuit testing is the ability to diagnose failures—in the face of multiple failures, on one pass across the test head.

In addition, testing for shorts can be achieved before powering up the board, reducing the board's chance of a catastrophic failure because of shorts between power and ground. In-circuit tests also allow comprehensive analog testing to occur along with digital testing.

Boundary scan, in general, doesn't address testing of analog and passive devices. Until semiconductor manufacturers offer a wide range of devices with boundary scan, boards will be tested using traditional in-circuit tests, applying boundary-scan techniques only where necessary. Contrary to widespread belief, boundary scan and in-circuit tests aren't incompatible. Indeed, using a combination of boundary-scan and in-circuit testing can significantly simplify board testing.

First, let's address a system with only one scannable device. Assuming that this device is fairly complex and has a high pin count, it's easy to apply a mixed approach of boundary-scan and in-circuit test methodology. Take, for exam-
The testing of highly integrated devices, such as the Xilinx XC4005 field-programmable gate array (FPGA), often makes up much of a system's glue logic. Testing a device like this quickly becomes a nightmare compared with testing individual SSI and MSI components that originally made up the function. In highly integrated devices, test probes can no longer access internal nodes.

The test engineer then faces the complex problem of determining what stimulus to apply to the device's inputs to force the output to a known state. However, if the device incorporates boundary scan, data can be scanned into the boundary-scan register to set each I/O pin to a known level—without considering the internal functionality of the device under test. This obviously simplifies the test problem.

The XC4005 FPGA is the first of a family compatible with the IEEE boundary-scan standard. Each I/O pin of this device can be completely controlled and observed by using a mix of serial data passed into the boundary-scan register of the XC4005 through the Test Data Input (TDI) pin and control of the Test Mode Select (TMS) pin and Test Clock (TCK) by automatic test equipment (ATE) channels. This stands in contrast to the complexity of stimulating the inputs in order to achieve the same test coverage without boundary scan.

The second generation of printed wiring boards will consist of a mix of scannable and non-scannable devices. Options for testing the board increase with the advent of multiple scannable devices, in which boundary-scan capability allows the path between the two scannable devices to be tested without using a physical nail (Fig. 2).

**Silicon Nail**

For paths between scannable devices, designers can use test strategies that employ the concept of a silicon nail, in which designers check signals by capturing the signals in the boundary-scan registers and then shifting that data out the Test Data Output pin (TDO).

For most mixed technology boards, having physical access to some of the board's networks is the most critical factor in determining the economics of test methods. When deciding which networks will have physical access, a designer should have a particular test strategy in mind during board layout.

Circuit designers must therefore convey to the people doing board layout both a knowledge of the virtual access provided by silicon nails on the board and the access requirements imposed by the specific test strategy to be implemented.

At present, a board consisting solely of scannable devices doesn't exist. In theory, such a board could be completely tested using only those signals that are present on the edge connector and silicon nails through the scan path.

Through the scan path, a tester can access individual device leads that serve as the silicon nails, providing the ability to control and observe those nodes in the circuit. These are nodes that would otherwise have been accessed by physical nails connected to ATE channels.

By using silicon nails, backdriving the I/O functions of devices on the board becomes unnecessary; the number of test channels is reduced; and the complexity and cost of fixtures for small, fragile test probes is virtually eliminated.

Generating test vectors for the board is also simplified.
The world's most powerful digital filter on a single chip.

The new Harris HSP43220 DDF (Decimating Digital Filter) packs more power into a single-chip digital filter than ever before. With features like programmable decimation to over 16,000, and up to 512,000 equivalent taps, it's a powerhouse of performance.

And despite its incredible power, our DECI-MATE™ software makes designing filters with the Harris DDF incredibly easy. Want to know more? That's easy, too. Just call 1-800-4-HARRIS, ext. 1220. And find out more about our complete line of industry-leading ICs for digital signal processing applications.

*DECI-MATE is a trademark of Harris Corporation.
BIRTH OF THE BOUNDARY-SCAN DESCRIPTION LANGUAGE

With the advent of IEEE 1149.1-1990 Boundary-Scan in February 1990 came the realization that many industry segments would need to communicate details about devices with boundary scan. These include automated test-equipment companies, computer-aided-engineering firms, IC merchants, ASIC vendors, and consumers of all their products.

We at Hewlett-Packard's Manufacturing Test Div. (a board-test ATE division) were alarmed by the prospect of having to test boards with boundary-scan devices from a half-dozen sources, all documented differently. If that wasn't bad enough, all the documentation we had seen to date was incomplete and contained errors. We knew we had to act.

As a consequence, we imagined ourselves calling each manufacturer and trying to weed out each problem over the phone. Obviously, this wasn't a favorable proposition to anyone, especially the IC merchants. After all, boundary scan was supposed to lighten the burden of test, not generate a flurry of new phone calls asking for support. A classical Tower of Babel was fast in the making. We knew we had to act.

In February 1990, HP proposed a first-cut straw man proposal for a description language: Boundary-Scan Description Language (BDL). The language at the time was in proprietary syntax. In the early going, the main concern was that it conveyed complete information. This proposal was circulated among a relatively small group of professionals deeply involved in the boundary-scan standard development. They offered plenty of feedback.

Based on this, we created a second draft in April 1990. This was circulated much more widely and presented formally to the 1149.1 Working Group in Amsterdam. The group unanimously endorsed the effort and offered advice that the syntax be cast into a subset of an existing language. The thought here was, "Do we really need yet another language?"

The answer was no, and we landed upon a suitable candidate, VHDL (VHSIC Hardware Description Language). VHDL, becoming commonplace, is IEEE STD 1076-1987. Upon consultation with VHDL management, we cast BSDL into a "subset and standard practice" of VHDL.

What is BSDL? Well, it's not a simulation model. It's actually orthogonal to 1149.1 itself. In other words, it doesn't describe the mandatory features of the standard, but rather those features that need parameters to describe them. Consider the instruction register in an 1149.1 device: How many bits does it contain? What op codes are implemented? What bit patterns do they use? These and quite a few other parameters need to be communicated about any boundary-scan device. Consequently, BSDL is a canonical form for this information. It helps you organize the information and check for completeness.

Another side effect of BSDL is that merely attempting to describe a boundary-scan device may illuminate a compliance problem. This is important especially in the early days of a standard when mistakes in interpretation may be easily committed.

Based on BSDL, it is possible to automatically develop tests for boundary-scan devices or collections of them. This process is possible due to the structure 1149.1 imposes on an IC design. Knowing this structure and the parameters of its implementation (BSDL) software can create tests. All this is unaffected by the internal complexity of the IC mission logic.

Although BSDL isn't a simulation model, VHDL is well suited for simulation, among other things. Thus, within a VHDL system, BSDL information can be used to derive simulation models. We have heard of some successful efforts to use BSDL to automatically synthesize boundary-scan features within a large ASIC, without a designer having to know the 1149.1 standard in any great detail.

The designer can then simulate the device to ensure that its operation and performance are correct and make changes and improvements. Finally, the system creates a new, updated BSDL description as an output. All this occurs long before silicon is delivered. The final BSDL can be delivered to downstream testing efforts well in advance of hardware. Test development can begin much earlier, a good example of the heralded concurrent-engineering concept.

The 1149.1 Working Group in September 1990 assigned a subcommittee to examine BSDL and formally propose incorporating a description standard based on it into the 1149.1 standard. Work is progressing on this today. The result will look nearly identical to the BSDL Version 0.0 draft presented at the 1990 International Test Conference. So that developers of boundary-scan tools can use BSDL as a front-end and prevent the language from splitting into a myriad of dialects, the computerized specifications of BSDL have been made public. They're free when you send your name/address/e-mail address to the following e-mail address:

bsdl@hpmtx@hplabs.HP.com

by Kenneth Parker

Kenneth Parker, a member of the technical staff at HP's Manufacturing Test Div., chairs the 1149.1 working group's BSDL subcommittee. He has an MS and PhD in electrical engineering from Stanford University.
Harris puts all the most popular modulation techniques into one DSP chip.

The new Harris HSP45116 NCOM (Numerically Controlled Oscillator-Modulator) puts all the most popular digital modulation techniques on a single DSP chip. Including QAM, FM, AM, FSK, PSK, and complex down-conversion.

Sample rate: Up to 33 MHz  
Frequency control: 32 bits  
Phase control: 16 bits  
Data input: 16-bit complex

So if you're still doing modulation the old analog way, it's time to change. Because with the NCOM in your design, there's no analog drift, just pure digital accuracy.

Plus, with the NCOM's microprocessor compatible interface, and its complex MAC, digital modulation is as easy as designing with one chip.

Want to know more? That's easy, too. Just call 1-800-4-HARRIS, Ext. 1213. Today.

Spurious freq. components: < -90 dB  
Tuning resolution: 0.008 Hz

And find out more about our complete line of industry-leading ICs for digital signal processing applications.

HARRIS SEMICONDUCTOR
IF 22 DIFFERENT COMPANIES ARE ALL OPEN TO THE SAME IDEA,

NAS FROM DIGITAL.
If we told you we’re shipping a framework that lets you control the workflow, design data, design changes, process management, and everything else you have to contend with to meet your schedule, you’d probably be impressed.

If we told you we’ve implemented customized solutions of this framework for dozens of leading electronic manufacturers, and it lets their designers work with the design tools they now use on the systems they now have in place, and lets them add any tools they want in the future, you’d probably want to hear more.

If 22 of the leading design tool vendors told you they’ve embraced this framework, you’d probably want to know its name.

It’s called PowerFrame. An embodiment of Digital’s Network Application Support (NAS), it’s one more example of our ability to deliver a truly open computing environment. An environment based not just on international standards, but on the philosophy of letting different applications on different computing systems from different companies all work together.

If you agree your design department could benefit from this kind of openness, then call 1-800-332-4636, Ext. 220 for more complete information on PowerFrame. Or visit Booth 1418 or one of the many other booths that will be demonstrating PowerFrame at the Design Automation Conference in San Francisco, June 17-21.
boundary scan is used, test programs can effectively ignore the complex functionality of a device and generate scan vectors that fully test the interconnection, solder integrity, and I/O structure of the device.

In addition, once the board's layout is defined, test development can proceed independently of the minor logical changes that inevitably happen in the debugging phases of a design.

Boundary scan isn't without limitations, however. On a board without physical access to ATE channels, very little can be determined without applying power to the board. Once power is applied, it may take a few seconds to determine if the scan path is functional.

During this time, excessive current conditions could exist because of pins being shorted to power or ground. Assuming parts don't fail, the test engineer must decide if those parts can still be used in the system or if they have been overstressed and should be replaced.

If no catastrophic failures exist once power is applied, the first step is a port sanity check. In its simplest form, the port sanity check consists of clocking data through the boundary-scan path and verifying that data at the board-level Test Data Output (TDO). Because each device's scan register comes up in a reset state, an initial series of zeros of known length are to be expected at TDO.

If this doesn't happen, it indicates a problem with the scan path, and the board must be sent back for analysis and repair. Until the integrity of the boundary-scan path is verified, no other testing of the board can be accomplished. If the port has many problems, multiple passes across the test head may be required.

**AVOIDING HAZARDS**

Analog components are generally unsuitable for boundary scan, so their board networks would require physical access if analog in-circuit testing is desired. Although mixing scannable and non-scannable devices isn't a problem, special care must be taken to avoid hazards caused by certain features of boundary scan. One example is the case in which a bank of memory is selected by a standard 3-to-8 decoder (Fig. 3).

In its normal operation, only one decoder output can be asserted at a time. Therefore, only one bank of memory is selected and driving the bus.

Now, let us consider the case in which the decoder is a scannable device: Any or all of the outputs may be set to the active state. This directly causes bus contention on the memory's outputs.

One of several solutions is to use scannable memory devices. These, however, are likely to be in scarce supply.

Yet another solution relies on the fact that most memories have both a Chip Select (CS) and an Output Enable (OE) signal. In many cases, these are tied together in the system.

Separating these two signals and using a physical nail to control one of the memory select signals could ensure that no two banks of memories are enabled at the same time.

Another possible problem in a mixed board is a short to a non-scannable device in the path between two scannable devices (Fig. 4). If the output of the non-scannable device is stuck high or low, or worse yet, oscillating, the data received at TDO will be incorrect or indeterminate.

To the tester, this might indicate a problem with either of the scannable devices. The solution might be to place a physical nail on this signal to force it to a known state. In this case, at least the data received at TDO would be deterministic.

Certainly, many other potential pitfalls lie in mixing scannable and non-scannable devices and test methodologies—some have yet to be discovered. Given the choice, test houses will hold dearly to their existing in-circuit test methodology. Nevertheless, there may not be a choice in the near future.

**SOFTWARE**

Another limitation, though being addressed, is the availability of software packages to generate test vectors automatically for scannable devices. Various manufacturers were well on their way to defining proprietary device descriptions and software for vector generation.

To avoid the drawbacks of every vendor providing its own description and package, the IEEE assigned a subcommittee to examine a proposal that was submitted by Hewlett-Packard called Boundary-Scan Description Language (BSDL) (see "Birth of the Boundary-Scan Description Language," p. 78).

The IEEE Standard 1149.1 presents three alternatives for board-level interconnections conforming to

---

[Diagram of memory and boundary scan]
POWER-ONE'S International Switcher Series incorporates the latest state-of-the-art switching technology while providing POWER-ONE's traditional high quality at low prices. With certification to the world’s toughest safety agency requirements, the series is especially suited for products sold not only domestically, but internationally as well. 85 models... 40 watts to 400 watts • Efficient... reliable... economical • VDE construction • Up to 5 fully regulated outputs • Full international safety and EMI approvals

POWER-ONE'S International Linear Series is the world's undisputed leader in versatile, cost-effective linear power supply products. A long-time favorite of designers and engineers worldwide, the series is the most widely purchased power supply line through distribution in the industry. The most popular voltage and current combinations are available in a wide variety of off-the-shelf standard models. Popular industry standard packages • 77 models... 6 watts to 280 watts • ± 0.05% regulation • Up to 4 fully regulated outputs • Worldwide safety approvals

POWER-ONE'S International High Power Series is the industry's only true fully-modular high power product line. Specify a power system that meets your exact requirements from a wide selection of single, dual and triple output plug-in power modules. Virtually any combination of output voltage and current rating can be delivered from stock. • 500 watts to 1500 watts • Fully modular construction • Up to 15 fully regulated outputs • UPS battery backup option • Parallel-able outputs with current sharing

POWER-ONE offers one of the largest selections of switcher, linear, and high power standard models in the world. So, whatever your D.C. power supply requirement calls for, make POWER-ONE your first choice and be sure you’re getting the best—not only in quality, but selection and value as well. Call today for our new 1990 catalogs.
When you're looking for a sure they provide these

Few suppliers can match our record. We're the leading worldwide supplier of data converters, and the top analog supplier to the military/aerospace and instrumentation markets. Plus we're a growing force in the high-volume arena, providing three of the top five Japanese consumer electronics firms, and seven of the top ten hard disk drive manufacturers with high-performance components.

Your supplier should offer applications support around the world. Analog Devices has offices in 34 countries, as well as worldwide manufacturing and stocking facilities.

Does your supplier have 25 years of signal processing expertise? Analog Devices does, and you can tap into it by simply picking up the phone. And with our recent acquisition of PMI—a leader in precision op amps and Class S mil/aerospace applications—you have even more experience to call upon.

With Analog Devices, you get direct access to the most knowledgeable applications engineers in real-world signal processing.

You get the design tools—macromodels, evaluation boards, on-line support, technical seminars and application notes, among other things—necessary to get your products up and running quickly.

And you get 25 years of design expertise—expertise evidenced by the most complete line of high-performance linear, DSP and mixed-signal components. ICs made possible by one of the broadest manufacturing process portfolios,
mixed-signal supplier, make high-performance parts.

A good supplier works to save you time and money. One way we do it is by providing state-of-the-art macromodel design tools that let you quickly and easily simulate the performance of many of our op amps. We also offer you evaluation boards for our data converters, and complete design kits for our DSP processors.

Do you get the service of a small company backed by the resources of a large one? If your supplier is Analog Devices, you do. Analog and digital experts work together to solve your problems. And top management takes a hands-on approach to customer support.

which includes leading edge BiCMOS, Flash, Complementary Bipolar and many others.

As a $540 million operation, we have the resources that help you achieve top performance from our ICs. Performance that translates into higher levels of system integration, greater reliability and a better end product.

Whatever high-performance part you're looking for, we are the one company that can deliver it.

Call us at 1-800-262-5643 for a free copy of our recent booklet on Mixed-Signal Technology.
the standard. These include a serial connection of scannable devices using one Test Mode Select (TMS) signal, connection of two parallel chains of scannable devices, or multiple independent paths with common TMS and Test Clock (TCK) signals.\(^4\)

The prime consideration for choosing one interconnection architecture over another should be based on what your ATE software can support. Elaborate interconnection schemes not supported by software just add to the test problem.

Because of the serial nature of boundary-scan testing, one might think that breaking up a long chain consisting of perhaps 10,000 vectors to two paths with 5000 vectors would shorten the test time. Nonetheless, closer analysis shows that the limiting factor in test times isn’t applying vectors, but the time required to download the tester disk.

Take the example of clocking 10,000 vectors into a scan chain at a modest rate of 1 MHz. This takes only 10 ms, compared to the seconds it takes to download the test program. As a result, breaking the scan chain in half could actually double the test time.

**Practical Applications**

Practical application of IEEE 1149.1 boundary scan will come with time. Solutions will start with one scannable device and gradually move to multiple devices, finally ending with a fully scannable board. Where possible, in-circuit test will still be used. Where in-circuit test isn’t possible, the industry will overcome the limitations of boundary scan or simply accept those limitations. There may not be a choice.

ATE houses supporting boundary scan will start with the simplest forms of interconnection strategy, supporting those that generate the most requests. In time, one or two will emerge as the standard.

Today, boundary scan offers the only hope of continuing the miniaturization of electronic systems that dominated the 1980s, while enabling designers to maintain or improve quality. As boards and systems keep shrinking, customers continue to demand higher quality and lower cost. Improving testability is a big step toward achieving these goals. Boundary scan is that step.\(^1\)

**References**


\(^3\)Hansen, p. 87.


**Acknowledgment:**

Special thanks to Ken Parker for his insight into boundary-scan, BSDL, and test methodologies.

Jim Donnell, a field applications engineer at Xilinx, holds a BSEE from Purdue University, West Lafayette, Ind.

**How Valuable?**

<table>
<thead>
<tr>
<th>CHOICE</th>
<th>CIRCLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Highly</td>
<td>535</td>
</tr>
<tr>
<td>Moderately</td>
<td>536</td>
</tr>
<tr>
<td>Slightly</td>
<td>537</td>
</tr>
</tbody>
</table>
The world of DSP is far from simple. You need a secret code book to wade through its bevy of acronyms, a doctorate in mathematics to create its complex algorithms, and years of signal processing expertise to develop the necessary hardware.

Or you need Burr-Brown. We've developed a line of easy, painless, plug-in solutions that let you concentrate on your application instead of the hairy details.

From Chips to Systems
- Need a direct interface ADC or DAC for one of today's DSP processor chips?
- Need a DSP processor for your VME or PC platform?
- Need one with high speed, high accuracy data conversion, single channel or multi-channel, or high dynamic range?
- Need an easy way to create and execute DSP algorithms?
- Need an inexpensive and simple approach to analyzing your analog signals?
- Need a custom solution?

We have your solution waiting, in most cases, from off-the-shelf.

Over 30 Years of Signal Processing
Ask around. We've been making and delivering high performance precision microelectronics for over 30 years to a worldwide customer base. We're known for the highest performing data conversion products for signal processing available, and since 1986, engineers have known us for some of the best DSP tools around.

For more information about our product line or for a copy of our free brochure, call 1-800-548-6132, contact your local salesperson, or write:

Burr-Brown Corporation
P.O. Box 11400
Tucson, AZ 85734
Fax (602) 741-3895
"EXCESS INVENTORY EDUCATES KIDS"

Turn your excess inventory into a substantial tax break and help send needy kids to college as well.

Call for your free guide to learn how donating your slow moving inventory can mean a generous TAX WRITE OFF for your company.

Call 708-690-0010
Peter Roskam
Executive Director

P.O. Box 3021, Glen Ellyn, IL 60138 FAX (708) 690-0565

Excess inventory today...student opportunity tomorrow
1. BOTH PROCESS YIELD and fault coverage affect the defect level of an IC. For example, the level of fault coverage has a significant impact on the defect level when the process yield is below 95%.

ATTAIN TESTABILITY WITH HIERARCHICAL DESIGN

GENERATE TEST VECTORS AUTOMATICALLY FOR SEQUENTIAL CIRCUITS DESCRIBED IN HARDWARE DESCRIPTION LANGUAGES.

Low process yields require that complex ASICs have test programs with high fault coverage. Unfortunately, conventional methods of automatic-test-pattern generation attempt to create test vectors by considering only the structural description. They don’t work well for sequential circuits. On the other hand, manual test-vector generation becomes expensive and time consuming. Designers are thus forced to adopt some design-for-testability (DFT) method when high fault coverage is required. But DFT methods that assure high fault coverage add considerable overhead to chip area and circuit speed.

One promising alternative involves using a knowledge-based automatic-test-pattern-generation (ATPG) tool on sequential circuits. By writing a behavioral model in an HDL, like VHDL or Verilog, it’s possible to automatically generate test vectors that provide high fault coverage for sequential circuits, including asynchronous circuits. Care must be taken, though, so that the models aren’t written in a manner that will hinder the automatic-test-pattern-generation process. This method is particularly attractive for designers using logic synthesis for ASIC design. With logic synthesis, designers are unfamiliar with the syn-

GHULAM M. NURIE

ELECTRONIC DESIGN JUNE 27, 1991
TESTABILITY THROUGH HIERARCHICAL DESIGN

The defect level can vary for different levels of process yields and fault coverage (Fig. 1). For example, for process yields below 95%, the level of fault coverage has a significant impact on the defect level.

The importance of shipping high-quality test programs is factorially on sequential circuits. In a non-redundant combinational circuit, these vectors exercise the primary testability solutions that automate the insertion of scan cells. Scan-based DFT methods have been successfully used for a number of years. The selection and insertion of scan cells is usually a manual process that designers must consider during the design. There are stringent rules that they must follow for the particular scan methodology. The solution from the synthesis vendors alleviates this problem, and inserts the scan cells automatically without violating the scan design rules.

Scan-based DFT methodology solves the ATPG problem by turning the sequential circuit into a combinatorial one for test-generation purposes. However, it still doesn’t solve
WORLD'S LOWEST COST
12-BIT 3µS A/D

The Next Industry Standard for Only $15.00*

For applications demanding blazing speed and low cost, Maxim offers the new MAX183, the lowest-cost 3µs 12-bit A/D ever! Built with a proprietary BiCMOS process, the new A/D provides high speed and low code-edge noise, while consuming only 90mW of power. For applications that don't require 3µs conversion times, Maxim offers the 5µs MAX184 and 10µs MAX185, two new lower-priced ADCs that are otherwise identical to the MAX183.

♦ ±1/2LSB Max Integral Nonlinearity
♦ "No Missing Codes" Performance Over Full Operating Temperature Range
♦ 100ns Max Data Access Time and Three-State Data Outputs for Parallel Microprocessor Interfaces

Simplify Your Design

The MAX183 reduces design complexity and time with flexible +5V, +10V, or ±5V input ranges and an internal reference buffer that allows one system reference to drive multiple ADCs. The A/D works with an external voltage reference, so you can choose the optimum one for each application.

♦ Flexible +5V, +10V, ±5V Input Ranges
♦ Operates with +5V, and -12V or -15V Supplies
♦ Drive A/D from a Crystal or an External Clock Source
♦ Small-Footprint 24-Pin DIPs and SOICs

FREE A/D Converter Design Guide

Includes: ♦ Application Notes ♦ Data Sheets ♦ Cards For Free Samples

Simply circle the reader response number, contact your Maxim representative or Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX (408) 737-7194.

Maxim is a registered trademark of Maxim Integrated Products. © 1991 Maxim Integrated Products.
10MHz MICROPWER
OP AMPS-
40V/µs FROM 375µA

No other op amps match the new MAX402 and MAX403's combination of high speed and micropower operation. At only 375µA supply current, the 10MHz MAX403 slew at 40V/µs—14 times faster than the industry standard OP27 at less than 1/10th the supply current. For applications requiring even lower power, the MAX402 has a 2MHz bandwidth and 7V/µs slew rate while drawing less than 75µA supply current. The MAX402 and MAX403 are both unity gain stable. They operate from ±3V to ±5V supplies, or a single supply from 6V to 10V, making them ideal for low power signal processing and remote sensors.

Choose the Best Speed/Power Combination

<table>
<thead>
<tr>
<th></th>
<th>MAX402</th>
<th>MAX403</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unity-Gain Bandwidth</td>
<td>2MHz</td>
<td>10MHz</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>7V/µs</td>
<td>40V/µs</td>
</tr>
<tr>
<td>Supply Current (max)</td>
<td>75µA</td>
<td>375µA</td>
</tr>
<tr>
<td>Vos (max)</td>
<td>2mV</td>
<td>2mV</td>
</tr>
<tr>
<td>Is (max)</td>
<td>5nA</td>
<td>25nA</td>
</tr>
<tr>
<td>CMRR (min)</td>
<td>75dB</td>
<td>60dB</td>
</tr>
<tr>
<td>Avol</td>
<td>75dB</td>
<td>80dB</td>
</tr>
</tbody>
</table>

Best speed and power combination: 2MHz at 75µA (MAX402) or 10MHz at 375µA (MAX403)

FREE Op Amp Design Guide
Includes: ♦ Application Notes ♦ Data Sheets ♦ Cards For Free Samples
Simply circle the reader response number, contact your Maxim representative or Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX (408) 737-7194.

Distributed by Arrow, Bell/Graham, Elmo, Hall-Mark, Nu Horizons, Pioneer, and Wyle. Authorized Maxim Representatives: Alabama, (205) 830-0486; Arizona, (602) 730-6000; California, (408) 248-3000; (619) 278-8021; (714) 261-2123; (818) 704-1655; Colorado, (303) 799-9345; Connecticut, (203) 384-1112; Delaware, (302) 778-5353; Florida, (305) 426-4601; (407) 830-6444; Georgia, (404) 447-6124; Idaho, (503) 292-0840; Illinois, (708) 358-6222; Indiana, (317) 844-8462; Iowa, (319) 393-2232; Kansas, (816) 436-6445; Louisiana, (214) 238-7500; Maryland, (301) 644-5700; Massachusetts, (617) 329-3454; Michigan, (313) 583-1500; Minnesota, (612) 944-8545; Mississippi, (601) 830-0496; Missouri, (314) 399-0033; (816) 436-6445; Montana, (406) 292-8840; Nebraska, (402) 436-6445; Nevada, (702) 738-2171; New Hampshire, (603) 239-6354; New Jersey, (201) 429-0800; (908) 778-5353; New Mexico, (505) 292-9393; New York, (212) 429-0800; (607) 738-2171; N. Carolina, (919) 851-0010; Ohio, (216) 659-9224; (513) 278-0714; (614) 895-1447; Oklahoma, (405) 238-7500; Oregon, (503) 292-8840; E. Pennsylvania, (609) 778-5353; W. Pennsylvania, (614) 895-1447; S. Carolina, (803) 851-0010; Tennessee, (404) 447-6124; Texas, (214) 238-7500; (512) 835-5622, (713) 789-2426; Utah, (801) 561-5099; Virginia, (703) 634-5700; Washington, (206) 829-9538; W. Virginia, (304) 279-0714; Canada, (416) 239-0396; (613) 226-5161; (604) 276-8735; (514) 337-7540.

Maxim is a registered trademark of Maxim Integrated Products. © 1991 Maxim Integrated Products.

CIRCLE 169
SMALL 5TH-ORDER LOWPASS FILTERS WITH NO OFFSET

Simplify High-Order Filter Designs

When you need high-order lowpass filters in compact miniDIP and SOIC packages, choose Maxim’s new MAX280 or MAX281. Both achieve accurate 5th-order responses with minimal design time for either Butterworth or Bessel lowpass filters. Maxim’s filter architecture removes DC offset, improving accuracy while eliminating trims in precision applications.

Choose Your Response:
Maximally Flat • MAX280
Fast Settling • MAX281

✦ Zero DC Offset
✦ Zero Insertion Loss
✦ Adjustable Corner Frequency to 20kHz
✦ 100:1 Clock/Cutoff Frequency Ratio Minimizes Noise
✦ Internal or External Clock for Synchronous or Asynchronous Applications

Choose the Best Lowpass Response - Bessel or Butterworth

The MAX281’s Bessel response provides low overshoot and rapid settling for pulse and step input signals from weigh scales and multiplexed input sources. The MAX280 Butterworth lowpass offers flat frequency response for audio, telecom, and dynamic signal analysis.

FREE Analog Filter Design Guide

Including: ♦ Application Notes ♦ Data Sheets ♦ Cards For Free Samples

Simply circle the reader response number, contact your Maxim representative or Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX (408) 737-7194.
FREE $25 TRACK/HOLD & REF WITH EVERY 12-BIT A/D

For $17* Get a 12-Bit A/D plus a Track/Hold & a Voltage Reference in a Small Footprint DIP or SO Package

Design in the Maxim MAX163 Family of complete single-chip A/D converters, and eliminate multi-component design problems, such as slew-rate limitations, settling time delays, signal droop, hold-step errors, and noise/distortion. Also, save board space, design time, and cost.

- 8.33μs Conversion Time
- 12-Bit No Missing Codes
- 100kHz Sampling Rate
- DC and Dynamic Specs 100% Tested
- 1μs Acquisition Time Track/Hold
- 25ppm/°C Voltage Reference
- High Input Resistance (500MΩ)
- Analog Input Range: MAX163-0V to +5V, MAX164 ± 5V, MAX167 ± 2.5V
- Pin Compatible with AD7572

MAX167 Replaces AD7572 and Sample/Hold

Pin compatible with the AD7572, Maxim's MAX163 Family can plug into existing sockets and eliminate an external sample/hold and a high performance amplifier. Unlike other A/Ds with low-resistance inputs, the high input resistance (500MΩ) of Maxim's converters allow the use of a lower cost amplifier to drive the A/D input. Compare the MAX167 specs to an AD7572KN05 used with an external sample/hold and see how well Maxim's performance looks — at a lower cost.

<table>
<thead>
<tr>
<th>Specifications (S/H used with ADC†)</th>
<th>MAX167</th>
<th>LF398At</th>
<th>AD585†</th>
<th>HA-5320†</th>
<th>SHC803†</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hold Step + Offset (LSB max)</td>
<td>6</td>
<td>16</td>
<td>10</td>
<td>8</td>
<td>19</td>
</tr>
<tr>
<td>Full Power Bandwidth (MHz typ)</td>
<td>6</td>
<td>0.3</td>
<td>0.6</td>
<td>2</td>
<td>0.6</td>
</tr>
<tr>
<td>Acquisition Time (μs max)</td>
<td>1</td>
<td>6</td>
<td>3</td>
<td>1.5</td>
<td>0.35</td>
</tr>
<tr>
<td>Aperture Delay/Jitter (ns/ps typ)</td>
<td>25/50</td>
<td>150/?</td>
<td>35/500</td>
<td>25/300</td>
<td>15/50</td>
</tr>
<tr>
<td>Power Dissipation (mW typ)</td>
<td>104</td>
<td>270</td>
<td>375</td>
<td>465</td>
<td>835</td>
</tr>
<tr>
<td>Price Range**</td>
<td>$20</td>
<td>$27</td>
<td>$35</td>
<td>$35</td>
<td>$140</td>
</tr>
</tbody>
</table>

† S/Hs assumed to be used with AD7572KN05.
* Price 1,000-up, FOB USA.
** Based on 100-up, FOB USA prices.

Sample, And Hold

Call your Maxim rep or distributor today for FREE samples. Hold them, study them, design them in. And feel free to call or write us directly for any applications assistance you may need along the way. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX (408) 737-7194.

Maxim is a registered trademark of Maxim Integrated Products. © 1990 Maxim Integrated Products.
3. THE CORRECT SEQUENCE of state transitions will solve the puzzle. An incorrect sequence resets the circuit.

The test-generation problem for sequential circuits. Designs that can't use scan-based DPT methods due to its overhead can't benefit from the test solution offered by the logic-synthesis vendors.

If given enough time, an experienced test engineer can generate good tests for sequential circuits. Although this approach is expensive and time consuming, it's often the only option for producing high-quality test vectors. Test engineers don't approach the test problem from a structural view alone. Unlike conventional ATPG tools, test engineers understand the circuit's behavior and use this knowledge to create the test. They don't explore all of the combinations of the primary inputs, but know the effect of applying a certain sequence of vectors. Therefore, they can generate high-quality test vectors for sequential circuits. The test sequence can be generated because they understand the cause-and-effect relationships and know how to drive the circuit from one state to another.

The cause-effect relationship that test engineers use in generating the test isn't readily available from the structure description. However, this relationship can be described in a behavioral description written in an HDL. If the ATPG tool could use the behavioral description and comprehend the function of the circuit, it could also generate high-quality test patterns for sequential circuits.

Top-down hierarchical design effectively manages the design of complex ASICs. With the advent of logic synthesis, more ASIC designers are resorting to writing high-level behavior models instead of designing the chip at the gate level. Though logic synthesis facilitates the logic-design task, it further complicates the test-generation task. Because the structure is generated automatically, designers aren't familiar with it. Manually generating test vectors on an unfamiliar circuit isn't efficient or practical. Fortunately, the behavioral model used to generate the structure can produce the test vectors also. A knowledge-based ATPG tool can use the behavioral model to generate test vectors for the structure that's created by the synthesis tools.

The most common level of behavioral description used for logic synthesis is the register-transfer level. The register-transfer level can be thought of as an intermediate step between the high abstract level and the detailed structural level. It contains the detailed architecture description of the design with the control and data paths well defined.

At the RTL level, entire register contents are being manipulated. The contents may be transferred elsewhere, new contents may be loaded in, or logic and arithmetic operations may be performed on the contents of the registers. All of these activities are guided by signals that emanate from the control section.

During the behavioral-description stage of the design phase, designers are primarily concerned with logic functionality and may write the RTL description for efficient logic simulation. Such a model may not be the best for logic synthesis and test generation. By keeping the test-generation objective in mind, they can write the RTL description using the recommended modeling-for-testability (MFT) style. Then they can use the same RTL model for efficient test generation in addition to logic verification and logic synthesis.

The MFT guidelines describe the style of behavioral description that can be efficiently utilized by a knowledge-based ATPG tool, define the level of detail required, and define the language constructs that should be used to write the model. The MFT style for modeling is very similar to the style recommended for logic synthesis. Designers must keep in mind that the two main problems in test generation are controllability and observability. To employ the RTL description for test generation, they must explicitly describe the conditions for controllability and observability so that a knowledge-based ATPG program could make use of it.

To efficiently use such knowledge-based ATPG tools as the Test Design Expert (TDX) from ExperTest, design engineers must write the behavioral description so that all of the control conditions are explicitly described (see "A knowledge-based ATPG tool," p. 96). For example, instead of embedding the control signals in Boolean equations, if-then-else or case statements must be employed. The basic idea is to communicate the intent of the design in an explicit manner, showing all cause-and-effect relationships. Because circuit designers know how to drive their circuit from one state to another, and can differentiate legal states from illegal ones, they should write the behavioral description so that these conditions are clearly described. The TDX can then use this information to generate the test vectors for sequential circuits in a manner very similar to that used by test engineers. TDX models faults at the gate level and the test vectors are generated for the structure, similar to the conventional methods. The behavioral description is primarily used to under-
stand the circuit's functionality and build the knowledge base.

The IEEE 1076 VHDL is a very rich language with a wide range of modeling constructs and styles that describe the design through all stages of the design cycle. However, some of the constructs and styles aren’t applicable for test generation, fault simulation, and logic synthesis. Logic-synthesis vendors have tried to overcome this problem in VHDL by defining a subset of VHDL that’s targeted towards the logic-synthesis technology they have.

Similarly, ExperTest has defined VHDL-T, a subset of the IEEE 1076 VHDL specifically for test-generation purposes. In addition to the language constructs used, the style of description is also important for automatic test-vector generation. The description must be at the right level of abstraction to convey the circuit's intent most effectively. Test generation requires a VHDL-description style very similar to the style recommended for logic synthesis. The VHDL model should describe what the circuit does rather than how it’s implemented. Designers should consider the controllability and observability problems in test generation and write the model in a style that distinctly identifies the cause-and-effect relationships between the data-flow elements and the control signals.

In developing a VHDL model for automatic test generation, certain modeling practices known as modeling for testability (MFT) should be followed to make the test-generation operation more efficient and comprehensive. The RTL description should capture the behavior of data-path elements in the simplest set of statements, while capturing all of the essential behavior of these elements. Essential behavior is defined as any behavior that causes an internal state change or a change in one or more of the output pins. Any essential behavior that results from input changes should be modeled. An effective behavior model for test generation is one that identifies register

**A KNOWLEDGE-BASED ATPG TOOL**

The Test Design Expert (TDX) from ExperTest is an automatic-test-pattern-generation system that operates on this premise: Successful test-program development for complex digital circuits requires knowledge of circuit behavior far beyond what can be extracted from the net list. The net list is still required, however, because it’s the basis for creating the fault models that conform to the structure to be tested.

TDX analyzes the register-transfer-level description written in VHDL or Verilog HDL and builds a knowledge base for the controllability and observability conditions and other cause-effect relationships.

This knowledge base is then used by TDX to generate tests for faults modeled at the structure level. Unlike a conventional ATPG, the TDX mimics the process used by the test engineer. In other words, it understands the circuit’s behavior and uses this knowledge to generate test vectors. As a result, it can generate test vectors for complex sequential circuits.

With TDX, the structural and the behavioral descriptions are compiled into a knowledge base. A fault-list manager models the stuck-at faults on the structure and manages the fault list during the test-generation process. Users have complete control over the types of faults to be modeled. A fault simulator and a testability analyzer are used by the ATPG module during test generation.

A block diagram of a sequential circuit that poses some interesting situations for a test generation program will best show how TDX works (Fig. a). The counter can be loaded, but no clear input exists. The register at the adder’s output can be cleared, but known values must be clocked into the counter before clearing the register. Otherwise, the initial indeterminate values in the counter will simply be clocked back into the register, and initialization will fail. Once the circuit is initialized, the contents of the program counter and the register are summed and clocked back into the register. Only when there’s a carry out from the adder can the counter actually perform a count operation. Howev-
transfers and the control sequences. The model also identifies transformations on data as it passes from one register to another. Incidental glitches caused by races and hazards are ignored at this level. Some modeling practices that result in readable and efficient models are:

- Registers should be used where possible, emphasizing common clocking. However, flip-flops should not be grouped together into a register if there's no real commonality of purpose. When modeling an existing design from a schematic, one common tendency is to use the physical packaging to group the registers. Though this reflects the physical packaging, it confuses the ATPG tool into thinking that these flip-flops are functionally related. For example, the 74174 package contains six D-flip-flops. If four of them are used as 4-bit counters and the other two are being used for totally different purposes, then the four counter flip-flops should be declared as one 4-bit register and the other two should be declared separately. All six of them should not be grouped together into one register if they're being used for unrelated tasks.

- Temporary variables shouldn't be used to represent more than one point in the logic. It's a common practice in programming to use temporary variables to hold intermediate results. However, the same temporary variable should not be used to hold the value of more than one signal. For example if a variable X1 is associated with the result of an AND operation of two signals, S1 and S2, then X1 should not be used later to hold the result of another operation.

- The operators and functions available in the language should be used to perform arithmetic and logical operations in a simple, concise manner. VHDL-T has defined special functions for performing certain common operations, such as increment, decrement, shift, and rotate. These functions are recognized by the

```vhdl
entity example is
  portCLR, CK: in logic_state;
  D, LD: in logic_vector(0 to 11);
  TS1, TS2: in logic_state;
  DE: out logic_vector(0 to 15);
  ENC, CDC: out logic_state;
  GND, VCC: in logic_state);
end example;
architecture behavior of example is
begin
process CLR, CK, D, TS1, TS2
variable A_REG: logic_vector(0 to 11) := (0 to 11 => '0');
variable B_REG: logic_vector(0 to 15) := (0 to 5 => '0', others => '0');
variable SUM: logic_vector(0 to 15);
begin
  if (CLR = '0') then int2bit(B_REG,0);
  end if;
  if (UP_EDGE(Ck)) then int2bit(sum, bit2int(A_REG) + bit2int(B_REG(0 to 15)));
  if not (CLR = '0') then if (bit2int(SUM) > 65535)
    then EC = '1';
    else EC = '0';
    end if;
    if (bit2int(A_REG) = 4095) and (EC = '1')
      then CCO := '1';
      else CCO := '0';
      end if;
      int2bit(B_REG(0 to 15),bit2int(SUM) mod 65536);
  if (LD = '0') then if (A_REG = D)
    then CCO = '0';
    else CCO = '1';
    end if;
    if (bit2int(A_REG) > 4095)
      then int2bit(A_REG,0);
      end if;
      if (TS1 = '0') then DB <= B_REG after 20 ns;
  end if;
end process;
end behavior;
```

er, because the adder and register are 16 bits wide and the counter is only 12 bits wide, a carry out may require many consecutive add operations.

This level of functional information isn't readily available from a gate-level implementation of the circuit. However, it can be easily derived from a VHDL-T description (Fig. b). The TDX analyzes this description and builds goal trees that clearly define the sequence and conditions for events to happen in order to meet the objectives (Fig. c). The flow of the goal tree is bottom-up, which means the leaf nodes are the first events that must occur and the top-level node or the root node is the last event to occur to meet the desired objective. By analyzing the VHDL-T descriptions and building a knowledge base that contains circuit specific information, such as the goal tree, TDX can successfully generate the test vectors that provide 100% fault coverage for the circuit.
ATPG software and are included in the VHDL-T package.

- Control signals should be clearly identified and shouldn’t be mixed with the data signals. For example, a 2-to-1 multiplexer should be expressed via `if-then-else` constructs instead of using a Boolean equation.

It’s perfectly legal to describe the behavior of the multiplexer for such simulation purposes as:

```vhdl
mux_out <= (d1 AND (NOT sel)) OR (d2 AND sel);
```

But in this description, the differentiation between the data signal and the control signal is lost. A much better description for test generation is:

```vhdl
if (sel = '0') then
    mux_out <= d1;
else
    mux_out <= d2;
end if;
```

This description has an implicit control, which is that `mux_out` gets 0 when "flag" is 0. The ATPG software will interpret this description as if "flag" is always 0 regardless of the state of "flag." The above description should be written as:

```vhdl
if (flag = '1') then
    sig_a := '1';
else
    sig_a := '0';
end if;
```

This way, the condition is explicit as to when "sig_a" is 1 and when it is 0.

- Do not specify a control when there isn’t any. For example:

```vhdl
if (flag = '1') then
    out1 := '1';
    out2 := '1';
else
    out1 := '0';
    out2 := '1';
end if;
```

In the above description, there is no control necessary for "out2" because it gets the same value regardless of the state of "flag." Thus, "out2" should not be assigned inside the `if-block`.

- Do not specify the union of complementary events in a conditional statement. For example, the conditional statement:

```vhdl
if (Rising(clk) OR Falling(clk)) then
```

In this description, the control signal is clearly distinguished from the data signal, which helps the ATPG software manipulate the right signals.

- Another example of implicit control that isn’t good for an ATPG tool is a description, such as:

```vhdl
if (flag = '1') then
    sig_a := '0';
else
    sig_a := '1';
end if;
```

This description has an implicit control, which is that "sig_a" gets 0 when "flag" is 0. The ATPG software will interpret this description as if "sig_a" is always 0 regardless of the state of "flag." This above description should be written as:

```vhdl
if (flag = '1') then
    sig_a := '1';
else
    sig_a := '0';
end if;
```

In this description, the control signal is clearly distinguished from the data signal, which helps the ATPG software manipulate the right signals.

4. VHDL DESCRIBES the state-machine transitions at the register-transfer level. When the model is written in this fashion, the TDX ATPG tool can create a test for the circuit.
The above description is a model for a one-shot timer. It uses the delay value to sequence the pulse from one to zero. A much better procedure for the ATPG tool is to describe the behavior as follows:

```vhdl
Process (enbl, data_out)
begin
  if (Rising(enbl)) then
    data_out <= '1';
  end if;
  if (data_out = '1') then
    data_out <= '0';
    after hi_delay;
  end if;
end process;
```

This model is a better way to describe the condition by using a `Process` statement with the signal `clk`'s sensitivity list:

```vhdl
Process (clk)
```

Another way to express the same condition is to use the `Wait` statement:

```vhdl
Wait on clk;
```

- **Attributes such as 'event or 'stable** should not be used. These are artifacts of simulation and an ATPG tool usually can’t respond to these attributes. Instead, predefined functions that are supplied in the package must be used. For example, the statement:

```vhdl
if (clk'event AND clk = '1') then
```

should be replaced with:

```vhdl
if (Rising(clk)) then
```

- **Do not use non-events as conditions** in a conditional statement. For example, the statement:

```vhdl
if (NOT (Rising(clk))) then
```

though legal for simulation, doesn’t specify an actual event. The ATPG tool can’t create an event that’s not the “rising of the clk.” Furthermore, real hardware doesn’t respond to the absence of an event.

- **Timing shouldn’t be used to sequence the events.** It should be used in a case where if it’s ignored, only the timing of the signal change is affected—the behavior would remain unaffected. The following is one example of a bad model for the ATPG tool:

```vhdl
Process begin
  if (Rising(enbl)) then
    data_out := 1;
    wait for hi_delay;
    data_out := 0;
  end if;
end process;
```

The correct sequence of state transitions will solve the puzzle (Fig. 3). An RTL-level VHDL model describes the state-machine transitions (Fig. 4). TDX analyzes this description and builds a knowledge base that identifies the state transitions and the cause-effect relationship. Armed with this knowledge, TDX can determine the correct state transitions, solve the puzzle, and generate the test for “DONE” stuck-at-0.

A conventional ATPG tool working only at the gate level of the state-machine circuit doesn’t know the circuit’s functionality. For “DONE” stuck-at-0 test, its objective would be to drive “DONE” to 1 and work its way back from “DONE,” one gate at a time, along the different paths. At every intermediate gate, it would set new objectives without knowing if it’s entering the illegal state. Because the probability of hitting the right solution is very low, a conventional ATPG tool would have a very hard time finding a test for “DONE” stuck-at-0.

Reference:

Ghulam Nurie, the director of product marketing at EsperTest, received a BSEE and an MSEE from the University of Wisconsin, Madison.

**How Valuable?**

<table>
<thead>
<tr>
<th>Circle</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>HIGHLY</td>
<td>532</td>
</tr>
<tr>
<td>MODERATELY</td>
<td>533</td>
</tr>
<tr>
<td>SLIGHTLY</td>
<td>534</td>
</tr>
</tbody>
</table>
Since other 12-bit ADCs need four times the space to go half as fast at twice the price, we use the term ‘competition’ lightly.

Maybe we are being a little boastful when we say that compared to the AD671, every other 12-bit monolithic A/D converter is a lightweight. But see if you don’t agree.

The AD671 comes in a 24-pin skinny DIP package. (Other A/D converters are in double- and triple-wide DIPs, taking up to four times as much space on your board.)

The AD671 has a true conversion time of 500 ns. (Making it twice as fast as the nearest ‘competitor’.)

The AD671 costs only $65. (You can expect to pay at least double that amount for any other ‘comparable’ ADC.)

And the AD671 doesn’t have calibration cycles, complicated interfaces, or specs that can’t hold up over temperature and power supply variations. (But if you like these things, you can get them with other ADCs.)

To find out more about the A/D converter that has more weight behind it, get a data sheet on the AD671 by contacting Analog Devices at 1-800-262-5643. Or write to Analog Devices, P.O. Box 9106, Norwood, MA 02062-9106.
IDEAS FOR DESIGN

CIRCLE 521 MEASURE ESR OF A CAPACITOR

CARL SPEAROW
Sundstrand Corp., 4747 Harrison Ave., Rockford, IL 61125; (815) 394-3263.

The equivalent series resistance (ESR) of a capacitor can be measured using this circuit and an ac voltmeter (see the figure). U₁ functions as a 50-kHz square-wave generator. It drives a current waveform of about ±180 mA in the capacitor-under-test through R₁ and R₂. When R₃ is adjusted to the proper value, the voltage drop across the equivalent series resistor is precisely nulled by the inverting amplifier (U₀). Thus, V₀ is the pure capacitor voltage which is the minimum voltage that can be produced at V₀.

To make an ac voltage measurement, adjust R₃ until V₀ is minimized. Then note the position of the potentiometer and multiply it by the value of R₂. In this case, V₀ is the pure capacitor’s ESR. The capacitor is biased at about 7.5 V. Lower-voltage capacitors won’t work with this circuit. By changing the value of R₂, other ranges of ESR can be measured. However, for small R₂ values, the current level should be increased to keep a reasonable voltage across R₂. This will require some sort of buffer. The circuit is intended for capacitors greater than 100 µF. The ripple voltage gets large for smaller values and accuracy decreases.

IFD WINNER

IFD Winner for January 31, 1991

Jim Williams, Linear Technology Corp., 1630 McCarthy Blvd., Milpitas, CA 95035; (408) 954-8400. His idea: “Drive 100-mA Cable Loads.”

Anytime a filter is added to a system, its presence affects the system’s transient response. This occurs whether it prevents aliasing in an analog-to-digital converter or reduces out-of-band noise at the front-end of an instrument. The filter’s settling time depends on its order, its cutoff frequency, and the desired accuracy. Settling time is the time required for output to equal the input within a specified accuracy when the circuit is driven by a step input signal. Determining the settling time of an arbitrary filter analytically is tedious and is usually avoided by the prudent engineer.

The curves shown offer a quick way to find the settling time of a Butterworth low-pass filter with minimal calculation (Fig. 1). The percentage error to which the filter must settle is on the horizontal axis. The vertical axis shows the settling time for a low-pass filter with a 1-Hz cutoff (−3 dB) frequency. For filters with cutoff frequencies other than 1 Hz, sim-
These curves represent the settling time versus error for 2nd-, 4th-, 6th-, and 8th-order Butterworth low-pass filters with 1-Hz cutoff frequency. To find the settling time of a filter with a different cutoff frequency, divide the settling time obtained from the curve by the filter's cutoff frequency:

\[ t_s = \frac{t_{s1}}{f_c} \]

where \( t_s \) represents the filter's settling time, \( f_c \) is the value of its cutoff frequency, and \( t_{s1} \) is the settling time of a 1-Hz filter as obtained from the curve.

For example, if the settling time to 1% error of a 1-kHz, 6th-order, Butterworth low-pass filter is needed, use the 6th-order curve. The 1% settling time of a 1-Hz filter is \( t_{s1} = 2.7 \) seconds. Dividing this result by 1000 (the value of \( f_c \)) gives the settling time for the 1-kHz filter—2.7 ms. For an LMF60 6th-order, switched-capacitor, Butterworth low-pass filter with an input voltage step of 4 V, the filter settles to 1% when the ringing amplitude is within 40 mV of the final value. This result agrees closely with the number obtained from the curve (Fig. 2).

The discontinuous nature of the curves occurs because the step response of a Butterworth filter with an order greater than one exhibits ringing. Therefore, a given error can exist at several times. Consequently, a curve showing settling time versus error can't be smooth. For example, the step response of a 6th-order Butterworth filter settles to within 10% of the final value at about 1.26 ms (Fig. 2, again). Following the settling waveform from this point, the error decreases smoothly until about 5.52% is reached, which is the value of the error at the step response's first negative-going peak. The settling time then "jumps" from 1.34 to 1.64 ms for an error of 5.52%. Each peak or dip in the step response contributes an additional discontinuity in the settling-time-versus-error curve.
rugged plug-in amplifiers

0.5 to 1000 MHz from $13.95

Tough enough to meet full MIL-specs, capable of operating over a wide -55°C to +100°C temperature range, in a rugged package...that's Mini-Circuits' new MAN-amplifier series. The MAN-amplifier's tiny package (only 0.4 by 0.8 by 0.25 in.) requires about the same pc board area as a TO-8 and can take tougher punishment with leads that won't break off. Models are unconditionally stable and available covering frequency ranges 0.5 to 1000 MHz, NF as low as 2.8dB, and power output as high as +15dBm. Prices start at only $13.95, including screening, thermal shock -55°C to +100°C, fine and gross leak, and burn-in for 96 hours at 100°C under normal operating voltage and current.

Internally the MAN amplifiers consist of two stages, including coupling capacitors. A designer's delight, with all components self-contained. Just connect to a dc supply voltage and you are ready to go.

The new MAN-amplifiers series...another Mini-Circuits' price/performance breakthrough.

<table>
<thead>
<tr>
<th>MODEL</th>
<th>FREQ. RANGE (MHz)</th>
<th>GAIN (dB)</th>
<th>MAX. OUT./PWR (dBm)</th>
<th>NF (dB)</th>
<th>DC PWR (12V)</th>
<th>PRICE ($ ea.)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAN-1</td>
<td>0.5-500</td>
<td>28</td>
<td>8</td>
<td>-21</td>
<td>45</td>
<td>60</td>
</tr>
<tr>
<td>MAN-2</td>
<td>0.5-1000</td>
<td>28</td>
<td>1.5</td>
<td>1.5</td>
<td>60</td>
<td>60</td>
</tr>
<tr>
<td>MAN-1LN</td>
<td>0.5-500</td>
<td>28</td>
<td>1.5</td>
<td>1.5</td>
<td>60</td>
<td>60</td>
</tr>
<tr>
<td>MAN-1HLN</td>
<td>10-500</td>
<td>10</td>
<td>15</td>
<td>15</td>
<td>50</td>
<td>50</td>
</tr>
<tr>
<td>MAN-1AD</td>
<td>5.500</td>
<td>16</td>
<td>5.5</td>
<td>-6</td>
<td>72</td>
<td>50</td>
</tr>
</tbody>
</table>

††Midband 10'L, to f/2 or ±0.5 dB
†dB Gain Compression
Max input power (no damage) +15dBm, VSWR in/out 1.8:1 max.
*Active Directivity (difference between reverse and forward gain) 30 dB typ.
Here's one reason that over half of all SCSI devices sold are NCR.

We created the market... and we still lead the way.

Meet NCR's SCSI development team. In 1983, they gave the computer industry its first SCSI device. By providing easy connectability and significantly reducing time to market, a new product era was born.

Since then needs have changed. By combining our system skills, high-performance standard cell methodology, and in-house manufacturing, NCR has maintained its leadership role with innovative new ideas like the 53C700 product family. And the joint development of LADDR — a new architecture aimed at cutting the development time of OS/2 device drivers by 90%.

Today SCSI is becoming the leading I/O standard — adopted by industry giants like Apple, IBM, HP, and DEC. And no one is selling more SCSI chip level products than NCR. In fact, no one even comes close.
Here's another.

The NCR 53C700 SCSI I/O Processor...
So good, *Electronic Design* named it the product of the year.

"You can't tell a good SCSI chip just by looking at it..." and according to Electronic Design, NCR's 53C700 is the best there is.

The only third generation SCSI device on the market today, it concentrates all the functions of an intelligent SCSI adapter board on a single, smart and extremely fast, chip... for about 15% of the cost.

As the first SCSI I/O processor on a chip, the 53C700 allows your CPU to work at maximum speed while initiating I/O operations up to thousands of times faster than any non-intelligent host adapter. DMA controllers can burst data at speeds of up to 50 Mbytes/s. This new chip cuts down system time hookup to a fraction of what it has been.

Those are just a few of the reasons Electronic Design's "Best of the Digital IC's" award went to NCR's 53C700 last year.

And now the NCR 53C710!

For the complete story on the NCR SCSI product line featuring the new 53C710, as well as the upcoming SCSI seminars with the NCR SCSI Development Team, please call:

1-800-334-5454
The battery life for an ultrasonic amplifier, which is suitable for such applications as a distance finder, echo detector, or remote transducer, can be extended using this low-power circuit. The design consumes less than 3.5 µW with two 1.5-V lithium cells. It's designed for low-frequency ultrasonic waves to cover large distances—the maximum usable frequency is 40 kHz. The piezo-film detector has a typical impedance of 100 Ω at 10 kHz and 10 Ω at 100 kHz (this varies with detector-film thickness). The amplifier input resistance (R₁) can be reduced for higher frequencies as the source resistance of the piezo film diminishes with increasing frequency of the ultrasonic sound. The dc gain of the amplifier shown is 100 (see the figure).

Using the MAX406 amplifier's lowest Iq (about 1.2 µA) increases battery life dramatically. The Kynar piezo film used in the circuit produces its own power output in the form of an ac voltage by employing the mechanical energy that it receives from the ultrasound waves. Hence, no power is wasted in the transducer. The amplifier can be substituted with a low-power, fast response IC to get a better high-frequency amplifier response using the same Kynar piezo transducer film.

POWERED BY TWO 1.5-V lithium batteries, this ultrasonic amplifier circuit consumes only 3.5 µW. It's designed for low-frequency (up to 40 kHz) ultrasonic waves that cover large distances.

IN THE EVER-EXPANDING UNIVERSE OF CISC AND RISC...
Selecting your next embedded microprocessor can be difficult. JMI Software Consultants can help.

C EXECUTIVE; JMI's real-time, multi-tasking, ROMable kernel may help simplify your life.

With C EXECUTIVE, JMI's portable multi-tasking, ROMable kernel, you can choose from a galaxy of more than 20 CPUs—8-, 16-, 32-bit, CISC, RISC—you name it! You have the widest choice of microprocessors that are available not just today, but tomorrow.

Feeling lost in space using assembly language kernels? With C EXECUTIVE, you have a complete, natural, and efficient C environment, with standard I/O, a ROMable, reentrant C library, and a full set of device drivers written in C.


Launch your next real-time embedded system project with C EXECUTIVE. Let us help simplify your life. Write or call JMI Software Consultants, Inc., 215-628-0846.


C EXECUTIVE is a registered trademark of JMI Software Consultants, Inc.

JMI SOFTWARE CONSULTANTS, INC.
P.O. BOX 481 • 904 SHEBLE LANE, SPRING HOUSE, PA 19477
215-628-0846
Ever wonder how to get into RISC without worrying about obsolescence? Digital's new, ACE-compatible DECstation™ 5000/100 Series has the answer: an upgradeable 3" x 5" CPU card. That's right. Our revolutionary "daughter" card is the only thing you need to change to get higher CPU performance. You can get cards to upgrade your graphics and I/O performance as well.

This upgradeability means two things. You can buy now at a comfortable mid-price, mid-performance level. And your investment in the DECstation 5000/100 Series lasts longer because we're always developing better cards.

The DECstation 5000/100 Series is ideal for running electronic design automation applications, like the popular Amadeus™, Analog Artist™, Opus™, ValidGEd™, ValidTIME,® Analog/Workbench II™, RAPIDSIM™, Allegro Compose,™ Workview Series II™, and SciCards™.

So get into RISC without the risk. Call 1-800-343-4040 ext. 912 for more information (and a special discount offer on some terrific software packages.) To become a Digital reseller or applications provider, call 1-800-343-4040, ext. PARTNER. Call soon. And get your hands on the DECstation 5000/100 Series.

GET YOUR HANDS ON A 40% DISCOUNT ON 20-20 OR WINGZ.

For a limited time, you can get a 40% discount on Access Technology's 20/20™ or WINGZ™ from Informix. Just give us a call, at 1-800-343-4040, ext. 912. We'll link you up with one of these software vendors for 40% off the purchase price.

ADVANCED COMPUTING ENVIRONMENT

DIGITAL. THE OPEN ADVANTAGE.
Memories of Tomorrow

4M SRAMs. Available Today.

When it comes to memories, the future is now at NEC. We have the high-density, high-technology devices you need to develop next-generation products. And we have them in quantity, ready for shipment, today.

Our 4M SRAMs use a 0.5µ CMOS process for higher integration. For lower power consumption, they feature TFT-load, memory-cell technology. If you’re looking for an optimum combination of speed and power, consider our 55ns 512K x 8-bit SRAM that draws only 0.4µA at 3.0V. Package types include: 32-pin, 600-mil DIP; 525-mil SOP; and the soon-to-be-released 400-mil TSOP.

Swift development of new products will be crucial to success in tomorrow’s fast-paced markets. To shorten your development cycle, consider a partnership with the leader in memory technology. NEC has the resources to tailor chips, packages and testing to your system needs. For more information, contact NEC today.

From the leader in memory technology

For fast answers, call us at:
USA Tel: 800-632-3531. Fax: 1-800-729-5289.
Germany Tel: 0211-650302. Telex: 05899860.
The Netherlands Tel: 040-445-845. Telex: 51923.
Sweden Tel: 08-753-6020. Telex: 13839.
France Tel: 1-3067-5800. Telex: 699499.
Spain Tel: 019-4150. Telex: 41316.
Italy Tel: 02-6709108. Telex: 315355.
UK Tel: 0088-689133. Telex: 682791.
Ireland Tel: 01-6794200. Fax: 01-6934081.
Hong Kong Tel: 755-9009. Telex: 44581.
Taiwan Tel: 02-192-2777. Telex: 22372.
Korea Tel: 02-551-0450. Fax: 02-551-0451.
Singapore Tel: 253-8311. Fax: 250-3583.
Australia Tel: 03-267-6355. Telex: 38343.

CIRCLE 130
MicroSim Corporation now offers a versatile schematic capture front end, called Schematics, to our popular Circuit Analysis programs, PSpice and Probe. Schematics provides a unified system for designing and editing schematics, running analyses using PSpice, and viewing the results using Probe, all without leaving the Schematics environment. Any mix of analog and digital components can be used when defining a schematic for simulation.

Schematics provides a menu-driven interface for specifying analysis parameters and running simulations directly from the schematic display. If device simulation parameters need adjustment after running a simulation, they can be easily modified and the simulation rerun. Netlists for PSpice are generated automatically and can be examined on the screen.

Schematics was designed and written as a native Windows 3.0 application for the PC and is also available as an OpenWindows application for the Sun-4 and SPARCstation. Both packages include the Schematics library with symbols for all parts contained in the PSpice libraries—over 3,500 analog and 1,500 digital components. An integrated symbol editor with full editing capability allows new symbols to be created and new part attributes to be defined while working on a schematic.

Schematics is sold as part of the Genesis package and comes with MicroSim Corporation's extensive customer/product support. Our expert engineering team is always on hand to answer your technical product questions.

For further information on Schematics, or any other MicroSim Corporation product, call toll free at (800) 245-3022 or FAX at (714) 455-0554.
MARKET FACTS

Optimistic predictions of multibillion-dollar sales of computers and equipment to Eastern Europe are ebbing in the face of bureaucratic tangles and lack of cash in Comecon countries. Still, vendors of information-processing and communication equipment will capitalize on a market forecast to hit $3.8 billion to $5.9 billion in 1993. That's up from $1.68 billion in 1990.

In selling to Eastern Europe, companies must be prepared to invest many dollars up front and wait for a long-term payoff, according to Frost & Sullivan, a New York, N. Y., market researcher.

As for products, strongest demand in Eastern Europe comes from the personal computer segment. East Germany alone will see early demand for mainframe computers. System suppliers can expect brisk sales of complete configurations, with demand for peripheral equipment and terminals growing in the second half of the decade.

As the most industrialized country of the Comecon block, East Germany should account for half the total shipments to the region. Markets for all equipment in Poland should amount to $719 million in 1993 and in Czechoslovakia to $569 million in 1993.

Some of the best opportunities in Eastern Europe will be for mid-size companies that can offer advice and training to their Comecon counterparts. Also, forming joint ventures with local companies speeds market entry. Among those forming joint ventures are computer makers Bull, Digital Equipment, IBM, and Siemens.

EYECATCHER

Delayed product introductions are expensive. As a result, hitting the market window on time has become more and more important for designers and managers. Logic Automation's chart shows just how much revenue is lost in arriving late to market.

QUICK NEWS: THE PROFESSION

Some engineers wish to change fields or want to know where they stand in terms of current knowledge. To help them, the IEEE's educational activities department is developing a skills assessment program (ESAP) for various fields. Developed by working engineers, each package has a field-specific knowledge inventory, a self-assessment test, and guidance information.

A pilot package has been developed for lightwave engineering. Work is under way on assessment packages for radar and navigation engineering, process-control engineering, engineering management, electromagnetic compatibility, and antennas and propagation. Still to be developed are packages for digital signal processing; acoustics, speech, and signal processing; analog circuits; expert-system shells; power electronics; VLSI; microwave engineering; intellectual property management; and communications switching.

To widen the scope of the program, the society seeks volunteers from industry and academia. Engineers interested in the program may contact Bernard Mirowsky, program manager, Engineering Skills Assessment Program at (908) 562-5487.
Motorola's In Real
One glance at the full array of options Motorola offers in real-time, and you'll see why it's become the developer's platform of choice. For both target and host environments, no other single vendor has anything like it.

One reason is our long-time experience with real-time technology, beginning with our pioneering work back in 1980. Another is the broad spectrum of our product line, which includes ICs, boards, systems, and software. In short, Motorola has everything you need to build real-time applications ranging from simulation to industrial automation to imaging and more.

Yet another reason to choose Motorola is our unending commitment to open standards. Our real-time platform gives you standards-based choices at various levels of integration. The centerpiece of this non-proprietary approach is VMEexec™, our wide-open, totally integrated development environment. VMEexec allows you to use standard UNIX® interfaces to write a single set of application code, and then reuse it for other projects. Better still, you can combine any software product that conforms to these standards. VMEexec includes a high-performance real-time executive, a strong run-time connection to UNIX-based systems, flexible and efficient real-time I/O and file systems, as well as powerful development and debug capabilities. And because VMEexec is integrated with the hardware, you can begin software development even before the hardware is available.

If you're thinking about real-time, you should be thinking about time to market, and that's all the more reason to think Motorola. Especially when you consider that we can help speed product integration by serving as a single source for boards, software and systems. Add to that the industry's best applications expertise and design support, ranging from small embedded control systems to multi-processor simulation. Then factor in Six Sigma quality control. And remember that Motorola gives you the industry's only true migration path from CISC to RISC in both the development and run-time environments.

Give us a call today at 1-800-624-8999 ext. 230, and put the real-time resources of Motorola on your side. We think you'll find the benefits are very big, and very real.

We Do Real-Time Full-Time.

Right now, Motorola real-time systems are hard at work in critical applications worldwide.

CIRCLE 126

Motorola Computer Group
For each 18°F increase in temperature, on-line production shutdowns occur twice as often, research shows. A free audio tape gives technical information on Vortex Control coolers for process controls and electronics operating in harsh industrial environments.

Contact the company at 10125 Carver Rd., Cincinnati, OH 45242; (800) 441-7475.

CIRCLE 538

A free catalog from MagneTek Inc. contains applications, specifications, schematics, and technical notes for 17 lines of power transformers, inductors, and audio transformers. For a copy, contact the company at 1124 E. Franklin St., Huntington, IN 46750; (219) 356-7100; fax (219) 356-3148.

CIRCLE 539

Power supplies are described in a catalog on disk from Computer Products/Power Conversion America (PCA). The disk gives details on 400 standard ac/dc and dc/dc power converters. To obtain the PowerPath disk, contact the company at 3797 Spinnaker Ct., P. O. Box 5102, Fremont, CA 94537-5102; (415) 657-6700; fax (415) 683-6400.

CIRCLE 540

Iso new is "Cell-Based Products Questions and Answers" (BR746-D). The booklet covers common questions about Motorola's standard-cell family. The brochures are available through Motorola Literature Distribution, P.O. Box 20912, Phoenix, AZ 85036.

CIRCLE 541

A report on mixed analog-digital simulation compares commercial simulators, including Saber/CA-DAT, Lsim/HSPlce, Viewsim/AD/PSpice, and ANDI.

"Mixed-Analog-Digital Simulation in the 1990's" was written by Hans Klein. He organized the first European symposium on mixed-signal simulation while department head for circuit design at the Institute for Microelectronics in Stuttgart, West Germany. The report, which sells for $995 for domestic customers at $1350 for international customers, is available from Technology Information Publishing, 218 Coronado Dr., Aptos, CA 95003; (408) 685-9217.

CIRCLE 542

During 1990, nearly 6% of engineers experienced involuntary unemployment, averaging 17 weeks. Also, there is a decline in typical percentage increase and absolute increase in salaries after the age of 54.


That the U.S. spends more money than any other country in the world on the writing of software, yet just 2% of that software is ever used.

Abraxas Software Inc.

Perspectives on Time-to-Market

BY RON KMETOVICZ
President, Time to Market Associates Inc.
Cupertino, Calif.: (408) 446-4458, fax (408) 253-6085

Experienced participants on new-product-development teams know that a project's execution phase takes place a day at a time. Each day is extremely important: A day wasted working in the wrong direction cannot be made up later. A thorough, well-structured plan produced in the planning phase makes it possible to track the execution of the project on a real-time basis. That way, trends in work progress can be monitored and measured as a function of time. Often, if plan managers are good synthesizers of tactical and logistical maneuvers, problem areas relating strictly to execution can be detected with adequate warning time to take corrective action. Thus, they avoid a slipped project milestone.

Since early warning and immediate action are key ingredients needed to curtail execution problems, a task-tracking system that provides quality information is essential. The computer tools selected for the project perform this function. As time goes by, the date of commencing work on a task is recorded and compared to the start date of the task specified in the plan. Deviations from planned start are observed by the management team. Quite likely questions are asked in those areas that appear to be off to a slow start. As such, the plan has comparative value to help direct attention to potential problems after the execution phase is only a few days old. Once a week or two has gone by, data will become available on whether planned task completions have actually been achieved.

As such, data on actual project performance as compared to plan is used to help the project team make an effective transition into the execution phase. To simplify measurement and to avoid any ambiguity, tasks are considered complete when they are complete. No credit is given for partial accomplishment—the task has to be 100% done to be recorded as complete, or the model must be adjusted to reflect the situation.

This can be done because the resolution of computed task durations contained within the database has been structured so that each resource is scheduled to complete one to two tasks per month. Data spaced at two- to four-week intervals are all that is required to make informed interpretations of trends contained within the data. At four weeks or less into the execution phase, a trend line for each resource appears.

If the first task was completed as planned, it is likely to draw little management attention. However, if at this point the completion of the first task is early or late, determination of preliminary cause is justified. Being early could mean that work quantity was underestimated or that the resource commitment was larger than necessary. Completing a task late may be caused by a low estimate of work quantity, too small a work rate on the task, low productivity, or a combination of the previous factors. So only a few weeks into the execution phase, data has been effective at directing management attention to areas where potential problems may exist.
The latest version of Flow Charting 3 affords laser printer output of single, canvas, and multipage charts in landscape or portrait views. Charts can be changed quickly from one orientation to another.

From Patton & Patton Software Corp, the flow chart program has international character support and stamps for filename, time, and date. Flow Charting 3 version 1.11, which supports shared and networked printers, can convert charts into WordPerfect’s graphic format. The program also has point-and-shoot file management. More than 200 shape sizes can be used.

For more information, contact the company at 485 Cochrane Circle, Morgan Hill, CA 95037; (707) 578-0377. CIRCLE 542

---

**TIPS ON INVESTING**

For many engineering investors, the 1990s will present some daunting financial challenges. Among them is reinvestment risk, the danger that lower interest rates will make it difficult to find comparable yields and maintain investment income when their fixed-income investments mature. Understanding reinvestment risk depends on knowing underlying economic forces.

In the 80s, the U.S. economy experienced the longest expansion period in its history. The stock market rose 314% in the decade as measured by the Dow Jones industrial average. Inflation fell from 13% in 1981 to 4.8% by 1989. Yet the 80s saw explosive, and some observers say, irresponsible debt growth, shown by leveraged buyouts, junk bonds, speculation in commercial real estate, materialism, and high consumer debt.

The 90s will be much different from the 80s, thanks to demographic, economic, and market forces. Recession has replaced expansion, at least temporarily. Debt has been repudiated by businesses and individuals. And materialism is giving way to a family-oriented lifestyle, in which saving for the future takes priority. Increased savings and less borrowing for consumer spending will affect inflation, interest rates, and investments.

The tremendous growth of debt since the mid-50s was fueled by high inflation rates. Consumers borrowed to build houses and businesses borrowed to build capacity. Both paid back loans in depreciated dollars. Debt skyrocketed. By the 80s, back-to-back recessions and other factors began to unwind inflation. In 1986, the private sector’s total debt growth peaked and has been rising at lower rates since then. Lower interest rates can put first homes within reach of younger engineers. For older and retired engineers, lower inflation rates preserve the purchasing power of assets and of fixed incomes.

For some investors, however, these conditions present reinvestment risk. Income-oriented investors used to cash investments such as CDs, Treasury bills, and money funds yielding between 8% and 9% in the 80s may not be able to find comparable yields when their investments mature in the 90s. For a free copy of "Investing in the 90s—a new Economic Order," call or write to me at the address below.

Henry Wiesel is a financial consultant with Shearson Lehman Brothers, 1040 Broad St., Shrewsbury, NJ 07702; (800) 631-2221; (800) 221-0073 in New Jersey.
We call it a FET Array.
She'd call it a Miracle.

Simple names for the complex natural "hardware" that allows us to hear. If it's injured—or congenitally defective—the deafness that occurs can't always be helped by conventional hearing aid.

A cochlear implant bypasses the damage, delivering filtered and processed analog signals directly to electrodes implanted deep in the inner ear. These signals stimulate the audio nerves in a natural way, allowing—in most cases—the deaf to hear.

The variety of applications for our new RFA120 never ceases to amaze us. But then, a linear array that combines both bipolar and JFET gain blocks can provide some pretty versatile characteristics:

<table>
<thead>
<tr>
<th>RFA120 FET Array</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operating Range:</strong> ±5V to ±15V</td>
</tr>
<tr>
<td><strong>Input Offset Voltage:</strong> 5 mV typ.</td>
</tr>
<tr>
<td><strong>Input Bias Current:</strong> 30 µA typ.</td>
</tr>
<tr>
<td><strong>Gain Bandwidth Product:</strong> 3.0 MHz typ.</td>
</tr>
<tr>
<td><strong>Slew Rate (Gain = +1):</strong> 8 V/µs</td>
</tr>
</tbody>
</table>

The RFA120 is a low power device that's ideal for signal conditioning applications. One of our favorites also takes advantage of its small size.

It's a cochlear implant system that bypasses injured or congenitally defective "hardware" in the ear canal. The system converts audio signals to analog signals, routing them deep into the inner ear to stimulate the natural audio nerves that are "hardwired" to the brain.

We're committed to analog technology.
And we're committed to helping you develop creative, cost effective solutions.
Our Win-Win program is a good example.
It lets you get to market quickly with a semicustom array, then shift to full custom as sales increase.
It's fast, flexible and makes good business sense because it eliminates the risk of going full custom before you're really ready.

If you'd like more information on our analog arrays, give us a call at 1-800-722-7074. We'll send you our new brochure.

Raytheon Company. Semiconductor Division.
350 Ellis St. Mountain View, CA 94039.
Our new high-performance quads compress space and cost.

Multi-channel designs have you in a corner? Want to cut cost and space? Then take a look at Comlinear's four new high-speed quad amplifiers.

Fast op amps for multi-channels.

For high-speed designs such as multi-stage active filters and video, consider these quads. The 90MHz CLC414 offers high speed and low power with a 1000V/μs slew rate at just 2mA per channel. And our 160MHz CLC415 combines excellent video specs with a fast 1500V/μs slew rate at only 5mA per channel.

Buffers for video and more.

For multi-channel buffering, the 200MHz CLC114 features a 450V/μs slew rate at 3mA per channel. It's ideal for driving high density crosspoint switches. And our 350MHz (5Vpp) CLC115 delivers a 2700V/μs slew rate for large-signal designs. Plus 0.03%/0.03° diff. gain/phase with the ability to drive up to six video loads per channel.

Call today for details. And start cutting down on space and cost.

Comlinear Corporation

Solutions with speed

4800 Wheaton Drive
Fort Collins, CO 80525
(303) 226-0500
1-800-776-0500 (USA)
L
ast year, I attended a little conference of Community College Electronics Teachers up at Truckee Meadows Community College in the foothills north of Reno, Nevada. I must admit, I was not very familiar with the exact nature of Community Colleges (two-year colleges). But I wanted to learn more, because we've had some very good luck hiring bright young people from some community colleges, and I wanted to understand why. I wanted to case the joint. I wanted to see what they say when challenged with a question of a sort they have never heard before. I thought that's more important than to ask a problem of a fundamental type that all students should be able to handle well. I like to ask obscure questions. I like to see what they think of it. I think that's more important than to accept the data as correct without asking the question... and ask yourself whether a given experimental result is reasonable. If it's not, there's an excellent chance that the equipment malfunctioned or you made an arithmetic or observational mistake. Examination of the numbers may also reveal an error built into it. One of my readers recently sent me some notes about the Responsibility of the Experimentalist:

“When doing an experiment, it is important for the experimentalist not to accept the data as correct without adequately questioning it:

1. If the data are semi-automatically recorded, then examine the “raw” data closely to determine whether the equipment malfunctioned.
2. After recording the data in your notebook, examine the numbers for observational mistakes. Examination of the numbers may also reveal an equipment malfunction that was not previously detected.
3. Before making use of the techniques for propagating errors through the various intermediate steps and to the final result, use common sense and ask yourself whether a given experimental result is reasonable. If it's not, there's an excellent chance that the equipment malfunctioned or you made an arithmetic or observational mistake (note the distinction between mistake and error). A standard sample or a standard test signal may often be available for the experiment or instrumentation to give a known result. You're urged to devise tests of this sort in order to avoid this kind of mistake.”

So, when you take data, or when you run tests, keep aware of how things make sense, and flag it if things don't make sense. As Tom Milligan, one of my old production test managers used to tell his test technicians, “If it looks funny, Record Amount of Funny.” We call that “Milligan's Law,” in his honor.

Now, getting back more specifically into Critical Thinking, I found a very good book with that title written by Dr. Richard Paul. Its subtitle read “What every person needs to survive in a rapidly changing world”. I went out and bought the book, and it makes good
reading. In addition, the people at the Foundation for Critical Thinking sent me a nice brochure about their 11th Annual International Conference on Critical Thinking coming August 4-7, 1991 at Sonoma State University. The brochure said "A critical education...appeals to reason and evidence. Students should not approach their classes as so many unconnected fields, each with a mass of information to be blindly memorized, but rather as organized systems for thinking clearly, accurately, and precisely about inter-connected domains of human life and experience."

The converse may well be expressed as, "School is going fine...but I'm too busy cramming content into my skull to think about what I read, let alone develop an intelligent view. When do I get to think for myself? Am I condemned to be a memory bank of meaningless words?" Well, I should hope not. The education that I get, that my children get, that my technicians and engineers get, had better consist of a lot of Critical Thinking.

Recently Helen Cage, a furnace operator in National's Arlington, Texas plant, was running a special new low-temperature-oxide process. She was reading in the log books that previous operators had been logging in numbers for phosphine flow. She was surprised because she knew this operation did not require phosphine. She contacted Engineering, who investigated and concluded that the phosphine notation must have been some kind of incorrect entry. The next day, Helen was watching the gas-flow indicators on the next run—and the phosphine was flowing. She contacted Engineering again, and insisted that they find out why the phosphine was flowing when it was required to be off. When they searched a little harder, they found some kind of computer error—phosphine was being turned on for all processes, whether they needed it or not. Helen Cage, by refusing to take Yes for an answer, was a hero, because she didn't believe she should just follow instructions without thinking. Now, that's good Critical Thinking. I don't know where Ms. Cage went to school, but she's the kind of person I want on my team!

All for now. / Comments invited! / RAP / Robert A. Pease / Engineer

Address:
Mail Stop C2500A
National Semiconductor
P.O. Box 58090
Santa Clara, CA 95052-8090

1 From the book, The Art of Experimental Physics, by Daryl W. Preston and Eric Dietz, John Wiley and Sons, NY.
2 Critical Thinking by Richard Paul; available for $19.95 from the Foundation for Critical Thinking, see below.
3 Foundation for Critical Thinking, 4655 Sonoma Mountain Road, Santa Rosa, CA 95404; (707) 546-4926.
The National Instruments AT-MIO-16F-5 Sets the New Standard

It takes a serious commitment to quality to deliver data acquisition boards that reliably meet the most demanding specifications. Our new AT-MIO-16F-5 creates a new standard in excellence with several firsts, including a proprietary ultra high-performance instrumentation amplifier, a dither generator for extended resolution, and self-calibration that eliminates the need for external signals required by other "self-calibrating" boards. The quality, innovation, and performance of our AT-MIO-16F-5 sets the new standard in PC data acquisition. As the table below shows, the rest of our extensive PC product line surpasses industry standards. Each board undergoes a 48-hour burn-in, and passes a thorough system test to guarantee linearity, fast analog input settling, high common-mode rejection, and low noise. At National Instruments, we're serious about data acquisition.

<table>
<thead>
<tr>
<th>Data Acquisition Board</th>
<th>Analog Input</th>
<th>Analog Output</th>
<th>Software</th>
</tr>
</thead>
<tbody>
<tr>
<td>AT-MIO-16F-5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16H-9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16H-15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16H-25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16L-9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16L-15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-MIO-16L-25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lab-PC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC-LPM-16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AT-DIO-32F</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC-DIO-96</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC-DIO-24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC-TIO-10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EISA-A2000</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

† 8 Channels In, 8 Channels Out

PC Data Acquisition  
Quality • Innovation • Performance

- RTSI bus for multiboard synchronization
- Software-configurable analog input and gain
- 12-bit resolution
- True self-calibration
- Dither generator increases effective resolution beyond 12 bits
- Separate analog and digital sections for optimum noise control
- Custom instrument amplifier guarantees 12-bit accuracy at all gains and sampling rates

Call for FREE Catalog  
(512) 794-0100 or (800) 433-3488 (U.S. and Canada)
The Conference on New Architectures and Technology for the Design of Personal Computers

SVPC'91 is the only technical conference dedicated to the design of hardware and software for personal computers, providing design engineers with SOLUTIONS to many difficult system design and integration problems. Over 100 technical presentations and 10 tutorials will be delivered by well-known professionals amassed from all levels of the personal computer industry, worldwide. SVPC'91 will bring together hundreds of designers and strategic planners to advance the state-of-the-art in desktop and portable computer systems design.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.
### TRACK I
- **FLAT PANEL BASICS**
  - Flat Panel Design Options; Flat Panel Displays for Portable Systems; CGA Graphics for Handheld/Low-end Portables; Controlling Full-Color VGA Flat Panels.

- **DEALING WITH Glitches**
  - A High-Speed Video Digitizer for the Apple Macintosh; System Software Needs of the new Operating Environments: OS/2 and Windows; Designing a CAD Toolkit to Run Under Windows; Developing FAX Communication Interfaces Under Windows; Creating Multifunction User Interfaces; Controlling Instruments Through Windows.

Above papers by: Chips and Technologies; Gebala Systems; Information Associates; QuickLogic; Logical Technologies; National Semiconductor; Phoenix Technologies; Stanford Resources.

### TRACK II
- **EXPANSION-BUS ISSUES**
  - EISA Addon Card Design - Shaking the AT Mentality; System Design Issues for Intelligent ISA/MCA Cards; A RISC-based I/O Processor for PC Architectures; Increasing I/O Performance in PC Architectures; An Extended Local Bus Architecture for Better System Performance.

- **HIGH-PERFORMANCE SYSTEM ISSUES**
  - Clock Distribution for High-Performance PCs; Care and Breeding of High-Speed Clocks; Applying System-Level Simulation When Designing ASIC Based PC Systems; Streamlining High-Speed System Design With Transmission Line Analysis; Computer-Aided Prototyping For Concurrent PC System Design.

Above papers by: Bull-Micral; Chips and Technologies; EterGroup Computer Systems; Intel; Quantic Laboratories; QuickTurn Systems; Silicon Systems; Texas Instruments; VLSI Technology.

### TRACK III
- **NETWORKING**
  - Putting FDDI on a PC-AT Half-Card For Single Attachment Stations; Interface Ethernet to the EISA Bus; Customizing a LAN Controller For a Single-Chip Solution; Direct Bus Mastering in PCs Improves LAN Performance; Take Advantage of Specialty Memories When Building LAN Interfaces.

- **DATA COMMUNICATIONS AND MASS STORAGE**
  - Employ Serial Packet Controllers for Flexible Protocol Control; Designing AppleTalk-Compatible Serial Interfaces; Large Capacity Back-up Systems for Networked PCs/Workstations; Magnetic and Optical Drive Technology; Current Status and Future Directions; Flash Memory; The Optimal Technology for Solid-State Disks; SCSI RAID Subsystems for Redundant, High-Performance Mass Storage.

Above papers by: AMD; Intel; Integrated Device Technology; Maxtor; NCR; Plus Logic; PureData Research/USA; R-Byte; Silicon Systems; Zilog.

---

## 1200 PM through 2:00 PM LUNCH AND EXHIBITS OPEN

---

### REGISTRATION APPLICATION FORM

(Receive a copy for your records)

**Before**

<table>
<thead>
<tr>
<th>Time</th>
<th>Amount</th>
</tr>
</thead>
<tbody>
<tr>
<td>Day 6/23/91</td>
<td>$250</td>
</tr>
<tr>
<td>LUNCH AND RECEPTION</td>
<td>$275</td>
</tr>
<tr>
<td>TOTAL ENCLOSED **</td>
<td>$325</td>
</tr>
</tbody>
</table>

* A $50 processing fee will be charged for registrations cancelled before June 25, 1991. No refunds after June 25.

### FOR HOTEL RESERVATIONS:

Call or FAX the
Red Lion Hotel
and ask for special
SVPC'91 rates

---

### FOR MORE PROGRAM INFORMATION CONTACT:

David Bursky, Chairman SVPC'91
Technical Program. Voice: 408/441-0650, Email: 76386.553@compuserve.com

---

### FOR EXHIBIT INFORMATION CONTACT:

Ken Majlthia, General Chairman SVPC'91
Voice: 408/924-3930, FAX: 408/997-8265, Email:majlthia @calstate.bitnet
New 512K CMOS PROMs optimize performance.

As embedded control microprocessors shift into high gear, you need memory solutions that won’t jam up system performance. With access times as low as 20 ns, our 512K PROMs with fast column access let your microprocessor read right from PROM. For applications from communications and networking to peripherals and avionics, these high-performance, high-density, low-power, CMOS PROMs move embedded control performance into the fast lane.

Choose the CY7C285 or CY7C289 for a 64-byte page and WAIT signal that eliminates invalid data. Address latches in the CY7C289 give you the speed you need to support high-speed RISC or CISC microprocessors. Pick the CY7C286 for the highest overall performance available at 50 ns. The CY7C287 offers registered outputs and synchronous operation.

You get higher performance than bipolar PROMs, but the power savings of CMOS.

Highest performance PROMs optimize board space.

Reduce your board parts count with the CY7C289, featuring an ALE option for synchronous address registers or asynchronous address latches.

Eliminate SRAMs in program store applications. Slim 300-mil packages and on-board registers help you save even more space.

Don’t let memory put the brakes on your system performance. Find out how you can make embedded control bottlenecks a distant memory with these and other high-speed PROMs from Cypress Semiconductor. Redeem your certificate for a free 512K sample.

*1 (800) 833-0306 in Canada, 321-2-652-0270 in Europe.
In a battery-powered system, the worst situation usually is not knowing how much use time remains in the batteries that supply energy to the system. In the PC world, of course, there are chips that will perform some degree of power management by placing portions of the system on standby or shutting them off completely. But none of the logic thus far released actually manages the battery itself. That missing-management requirement is the gap that Benchmark Microelectronics filled with its bq2001 energy-management unit, a biCMOS chip that provides an energy-gauge function, fast charge control, and sophisticated battery-system management services.

Although the chip is designed to fit into most personal computers, it can easily be tied into almost any microprocessor-based system, from test equipment to cellular telephones to smart battery packs. Power-management hardware in most portable PCs tries to reduce the batteries’ load to extend the number of hours the system can be used. The bq2001, on the other hand, offers important services often requested by the system user.

For starters, the 24-lead circuit can determine the battery capacity and available charge. It also offers a fast-charge function so that the recharged battery can quickly return to service. And thanks to the power-management circuitry, the chip also maintains battery capacity at the highest-possible level for the greatest number of recharge cycles. In addition, 11 bytes of electrically erasable, nonvolatile storage enable the chip to store basic battery characteristics. These can be used to provide the initialization values for the system, but can be overridden or rewritten if system characteristics change. Smart battery packs could extensively use the nonvolatile storage to transfer battery characteristics to a host system’s controller.

The chip can operate as a standalone controller when powered directly from a system’s dc-charging supply, or as a microprocessor peripheral when it uses the system’s 5-V logic supply. Multiple system aspects are monitored continuously by the chip’s mixed-signal circuitry, including temperature, battery voltage level, energy usage, backup battery condition, and others (see the figure). An on-chip “gas-gauge” register holds the actual charge consumption from the secondary battery and measures the actual battery capacity. With a charge-time register, the energy stored after partial or comp-
SOMETHING AWFUL WILL HAPPEN IF YOU'RE OUT OF TOUCH WITH TODAY'S BUYER. NOTHING.

Salesmen who don’t sell.
Marketers who miss the mark.
They’re becoming more common in today’s changing business marketplace, along with managers who can’t, communicators who don’t, and customers who say “bye” instead of “buy.”

It seems that business is changing faster than minds are. So says an important new study sponsored by one of America’s most prominent business-to-business communication companies, Penton Publishing.

Among the study’s key findings: Today’s business buyer is a moving target. People will have as many as four careers during their work life, often taking on responsibilities for which they have little experience or training. To sell to them, the research recommends specific new skills and new messages.

This study is available for you to study. It’s titled “Know the Buyer Better,” and that’s just what it can help you do.

The research, conducted by an independent research firm, is a fact-based snapshot of today’s changing marketplace based on field interviews with today’s changing buyers. It’s the kind of global view that most sellers are too busy to get, yet need more and more desperately.

Three points of perspective make “Know the Buyer Better” especially valuable to you.

It’s focused on business. It’s organized by people who really know their ABCs about SICs.

It’s focused on the buyer. The study relates often confusing trends in investing, demographics, personal improvement, and others to one specific industry activity: buying.

It’s focused on practicality. It’s based not on what speculators or editorializers say, but what buyers themselves say.

If you market products or services business-to-business, this study will show you how to market and sell more, and more effectively.

Find out more about “Know the Buyer Better” today. Calling this toll-free number, 1-800-258-8787, ext. 100, costs nothing.

Not knowing the buyer better will cost a lot more.

Penton Publishing
Our issues address the tough issues.
BATTERY-MANAGEMENT CONTROLLER

Complete recharge can be calculated.
The designer can preselect and set the end-of-discharge voltage (EDV) to suit battery type. The EDV level indicates the deepest discharge point that the designer or battery maker permits to indicate full discharge. In many applications, designers may want to sequentially program multiple EDV thresholds. The first could be used as an early warning. If the battery end-of-discharge roll-off is gradual enough, there will often be a second final warning. The third, and perhaps final EDV threshold, will be the stimulus for the system to shut itself down.

When the dc or battery source is turned on, the gas gauge provides the real measurement of the second battery's charge by metering the current from that battery. As the charge is transferred, the contents of the gas gauge's register are incremented. The gauge is reset by a full recharge, an abort command, or by battery removal. A charge-time register is also part of the monitoring logic. It helps the system determine the amount of charge put into the battery. The register counts the time that a charge phase is enabled in 8-minute intervals. It resets to zero each time a charge phase begins, or when the battery is removed.

The battery discharge rate is monitored by measuring the voltage drop across a sense resistor that's connected across the chip's Sense Resistor Input and Secondary Battery Input pins. The resistor is chosen by fitting it to the system battery-discharge-rate profile. The readings are most accurate (less than 2% relative measurement error) if the sense-resistor voltage drop can be kept between 30 and 170 mV.

Battery management includes charge-control circuits that let the batteries be replenished at standard to fast-charge rates. The full charge is determined by using a negative delta-voltage calculation scheme, a maximum-voltage threshold, and a maximum time limit. The bq2001 can also be configured to inhibit or terminate charging when the battery temperature is outside an acceptable range. Trickle-charge control begins after full charge is determined. Non-operational discharge before charge can be set up for cell conditioning or capacity measurements. Charge patterns can be programmed to be constant, pulsed, or "burped" (alternating charge discharge) to suit the battery system.

Monitoring provides details of the battery's complete state—fully charged, partially charged, removed/replaced, or faulty. The monitor also reports on the available battery charge by precisely measuring the discharge current over time, and allows the system's firmware to compute the partial charge replacement, and determining the full charge. Finally, the circuit collects the information necessary for the system firmware to recalculate capacity each time the battery goes.

BATTERY-MANAGEMENT AND CONTROL are possible from the single-chip bq2001. The device monitors energy consumption and lets designers implement a "gas gauge" reading of available battery usage. Other portions of the chip control battery charge time and can control various subsystems or provide status indicators.
Pot Cores, E Cores, I Cores, U Cores, Toroid Cores, Square Cores, EC Cores, ETD Cores, EP Cores

And Most Important... Our Service Corps.

In ferrites and advanced ceramic materials, nobody offers you more choices than Philips Components Discrete Products Division. And nobody works harder to deliver them faster. Wherever you’re working—in power, telecommunications, test and instrumentation, EMI suppression or lighting—we offer the compositions, shapes and sizes to match your needs.

We supply standard cores, shielding beads, chokes and rods. And specialty products: ferrite recording heads and materials, solid state laser and nonlinear crystalline materials and HIP services.

We’re positioned to serve you better. With computer-controlled fast-changeover elevator kilns that make us more responsive to customer demands. With a technically knowledgeable sales force.

With three regional customer service centers and national sales support. And with ongoing capital investment and cost-cutting programs such as SPC and MRPII.

Ready to move your design ahead with more compact components at higher frequencies? Depend on Philips Components. For applications and engineering assistance, and OEM customer service, call 914/246-2811. Fax: 914/246-0486. Service Centers: East 1-800-343-1370; Central 1-800-241-7667; West 1-800-367-8083

Philips Components
Discrete Products Division
1-800-447-3762
(For Catalog)


Philips Components

PHILIPS

CIRCLE 134
Memories, ASICs, and Logic ICs Deliver High-End Performance.

For high-end workstation and PC applications, Oki offers a range of ICs with the powerful performance features your high-level board designs demand.

1-Meg Based VRAMs. Oki’s high-bandwidth video RAMs enable the up-front performance required for high-resolution graphic applications. Features include dual port memory and fast access times.

0.8µm Gate Arrays. Manufactured on our volume 4-Mb line, Oki’s SOGs offer exceptional benefits: high-speed logic and I/O performance, high-density macro-functions, high pin count packages, and more.

Field Memory. There’s no better solution for a frame grabber design than Oki’s high-performing 1-Mb serial memory. Features include an internal self-refresh control circuit, making this device appear fully static to the user.

Speech Synthesis. For high-quality performance you can hear, no one matches Oki’s RealVoice™ speech synthesizers. With on-chip filter and D/A, these chips reduce design time and IC count while increasing system reliability.

16-Bit MCU. Oki’s nX family of fast MCUs combines a three-program instruction pre-fetch queue to lower overall CPU cycle time down to 200 ns. Features include a variety of I/O options plus 16K of 16-bit word ROM and 512 bytes of RAM.

Start packing more performance into your system with Oki ICs. Call 1-800-OKI-6388 for the details.

<table>
<thead>
<tr>
<th>Oki High-Performance ICs</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MSM514252</td>
<td>High-bandwidth, 262,144 x 4-bit VRAM</td>
</tr>
<tr>
<td>MSM514221A</td>
<td>262,263-word x 4-bit, 1-Mb serial memory with self-refresh control circuit</td>
</tr>
<tr>
<td>MSM10S0000</td>
<td>0.8µm SOGs, true 82xx, UARTs, memories, standard 24ma drive, 300ps, &gt;500MHz logic</td>
</tr>
<tr>
<td>MSM6388</td>
<td>Solid-state recorder/IM serial register I/F</td>
</tr>
<tr>
<td>MSM67620</td>
<td>16-bit MCU with 16KB ROM, 512B RAM, 56 I/Os, 3 x 16-bit timers, 2 x 8-bit timers</td>
</tr>
</tbody>
</table>
PERFORMANCE UP FRONT STARTS WITH OKI ON BOARD.
Afford. Ability.

In a dc power supply.

Now, put a dependable, 30-watt dc power supply on your bench for just $300*. You'll get the low noise your work demands (200 µV rms). Constant-voltage or constant-current operation. And built-in reliability ensured by conservative design margins and rigorous environmental testing.

Outstanding value in a dc power supply. It's just one in a full line of basic instruments developed by HP to give you uncompromising performance at an affordable price.

To order, call HP DIRECT, 1-800-538-8787, Ext.TW11. We'll ship your order the day it's received. Instruments come with a sixty-day, money-back guarantee. All you need is a company purchase order or credit card.

<table>
<thead>
<tr>
<th>HP 30-watt power supplies</th>
<th>E3610A</th>
<th>E3611A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Range 1</td>
<td>8V, 3A</td>
<td>20V, 1.50A</td>
</tr>
<tr>
<td>Output Range 2</td>
<td>15V, 2A</td>
<td>35V, 0.85A</td>
</tr>
<tr>
<td>Load or line regulation</td>
<td>0.01% + 2 mV</td>
<td></td>
</tr>
<tr>
<td>Ripple and noise</td>
<td>200 µV rms/2 mV p-p</td>
<td></td>
</tr>
</tbody>
</table>

* U.S. list price

There is a better way.
To ensure our investment in quality products, Equipto Electronics invests in a quality publication: Electronic Design.

Increasingly difficult standards keep confronting today’s design engineers. That’s why Equipto Electronics keeps designing tougher enclosures. And we prove our engineering superiority through independent testing on both our standard product line and our EMI/RFI shielded products through TEMPEST. For example, our cabinets meet the demanding shock and vibration tests specified in MIL-STD 810D and 901. And recently one line of enclosures went through seismic testing and is approved for applications through Zone 4.

“Naturally, we want this engineering story to reach the key design engineers who must meet these tough standards. We know from the quality of responses we pull that Electronic Design is read by these important people. That’s why advertising in Electronic Design is a dominant part of our marketing program.”

Equipto Electronics Corporation
351 Woodlawn Avenue
Aurora, IL 60506-9988
Phone (708) 897-4691
FAX (708) 897-5314
Toshiba Micros. Accelerate Time
Pull into Toshiba for unmatched product selection, service and support. After you’ve conceptualized your latest design and you’re ready to begin the long trip to market, be sure to fuel your silicon needs with Toshiba’s line of 298 varieties of 4-, 8- and 16-bit microprocessors, microcontrollers, as well as development tools.

Toshiba has over 100 4-bit microcontrollers to drive hundreds of consumer and industrial applications with high speed CMOS performance and on-chip ROM/RAM capability. We’re your second source for Zilog Z80 and Intel 8048/8085, as well as Motorola 68HC000, 68HC11 and 68HC05. And our advanced technology lets us offer you Z80- and 68HC000-based ASSPs, too.

Since Toshiba is one of the world’s largest CMOS micro manufacturers, you can count on our production and delivery to make your design/production cycle run smoothly. Our 20 years of experience in fueling fast production starts yields to none. We’re capitalizing on our landmark semiconductor process to propel our diverse 4-bit, 8-bit, 16-bit and future 32-bit micros.

Whenever you’re driving a new design, you can expect a smooth ride on the CMOST Expressway.

Call Toshiba today.

For technical literature, call 1-800-321-1718.

In Touch with Tomorrow

TOSHIWA

TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.

© 1991 Toshiba America Electronic Components, Inc.
Product names and company names mentioned herein may be trademarks or registered trademarks of their respective companies.

CIRCLE 148
At last, radiation survivability is standard procedure.

You can sign-off on it.

Forget about special screening, SCDs, and lot-by-lot testing of non-hardened parts. Now you can sign-off on radiation survivability with off-the-shelf RAD-SPEC™ products from UTMC. Our RAD-SPEC circuits are guaranteed to meet MIL-M-38510 radiation levels M, D, R, and H after irradiation. And you get guaranteed M- and D-level RAD-SPEC products at a small premium over standard non-hardened parts. RAD-SPEC is possible because UTMC has developed the hardest production-proven CMOS process in the industry. And we've ramped-up production of military-standard and semicustom products. You can select from 1553 bus interface components, 1750 RISC processors, 75 MFLOP IQMAC vector floating-point DSPs, SRAMs, and gate arrays with up to 50,000 gates. You can order RAD-SPEC products to Level S, 883 Level B, and SMD to simplify procurement procedure. Whether you need kilorad levels for a tactical program or megarad-plus for a space-borne system, RAD-SPEC guarantees better pricing, delivery, and performance. So end the confusion. Remove the risk and high cost from your radiation-survivable program. Call UTMC for more information on our complete line of off-the-shelf RAD-SPEC products.

RAD-SPEC is a service mark of United Technologies Microelectronics Center, Inc.

1-800-MIL-UTMC
1575 Garden of the Gods Rd.
Colorado Springs, CO 80907

DEDICATED TO MILITARY AND AEROSPACE
BATTERY-MANAGEMENT CONTROLLER

from full to empty. The chip collects the Last Capacity register value and the charge-time values and can store a time stamp that can help the system determine self discharge. Diagnostic tests are also performed transparently by the chip in the background, permitting the system to maximize battery life. By prolonging battery life, the chip could also contribute indirectly to a better environment by reducing the number of batteries disposed of each year.

The controller chip can work with battery stacks that have nominal voltages of 4.8 through about 12 V and are implemented with nickel-cadmium, lead-acid, or the new nickel/metal-hydride chemistries. Input voltages to the controller can span from 5.5 to 18 V when the chip runs from the recharging supply, and between 4.5 and 5.5 V when powered by the system’s nominal 5-V supply. When power is off, the bq2001 regulates the secondary battery input to maintain its programmed state as it sources a backup cell output to maintain a real-time clock or other low-current battery-backed ICs. The backup cell (2 to 6 V) provides system-data-retention current when the secondary battery is depleted or removed. When the system's main power is removed, a small lithium cell is all that's needed for the chip to retain its configuration data—just 100 nA, typical, are consumed by the chip.

There are six open-drain control outputs that can be controlled by the on-chip logic or by an off-chip host processor. The outputs can be allocated for subsystem control, LED activation, status indication, or system power-switching control. A simple three-wire serial interface ties the bq2001 to any host processor—Intel or Motorola microprocessors or microcontrollers for example. The interface, however, is only active when the system supply level is valid. The interface uses command bytes (written to the chip's command register). Those bytes direct the access to 18 bytes that are used for control and status, and to 32 data bytes provided for nonvolatile storage of programmer-defined information.

PRICE AND AVAILABILITY

The bq2001 energy-management unit comes in a 24-pin 300-mil DIP or a 24-lead small-outline package. In lots of 1000, the SOIC version sells for $11.50 each, while the DIP version comes in at $10 each. Delivery is from stock.


HOW VALUABLE?  CIRCLE
HIGHLY       543
MODERATELY  544
SLIGHTLY     545

NEW

SCHEMA PCB  4.0
board layout & routing

OVER 20 NEW FUNCTIONS

Before you buy OrCAD, Tango, or some other PC based board layout software, take a look at the NEW SCHEMA PCB version 4.0. We think you'll be impressed enough to make it your company standard.

* 32" x 32" 16 layer * user defined tracks, grids & pads
* net/pad highlighting * networking support * expanded library * SMT * NEW library wildcard selection & browse * NEW ECO features * NEW pin check for tie to power & ground * NEW keyboard macros * Auto part name & reference * expanded graphics cards * HP Laserjet support * and more.

No Price increase! Still only $ 975

Each license includes comprehensive documentation, quick start tutorials, SCHEMA integrated system manager to tie your applications together, free 1-800 user support, problem fixes, special BBS access, a quarterly newsletter, and video training options.

Free Demo Disk
800-553-9119

CIRCLE 174
Some Notes About Digital Audio DACs

Tops!
Our new PCM63 D/A converter belongs in your top-of-the-line systems. Its unique Colinear™ dual-DAC design optimizes low-level linearity and eliminates the signal-to-noise, channel separation, and intermodulation distortion problems you often get with present sigma-delta and similar noise-shaping architectures. Result? The best sound your best systems can produce.

A Close Second
Our dual BiCMOS PCM67 D/A converter delivers high performance at low cost for your medium and low-end systems. A novel architecture combines the best features of "one-bit" and multibit designs for high SNR and glitch-free operation. It works from a single +5V supply, ideal for portable CD and DAT players.

<table>
<thead>
<tr>
<th>SPECIFICATIONS</th>
<th>PCM63</th>
<th>PCM67</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution</td>
<td>20-bits</td>
<td>18-bits</td>
</tr>
<tr>
<td>THD+N, Max</td>
<td>−96dB</td>
<td>−92dB</td>
</tr>
<tr>
<td>SNR, Min</td>
<td>116dB</td>
<td>110dB</td>
</tr>
<tr>
<td>Dynamic Range</td>
<td>108dB</td>
<td>108dB</td>
</tr>
<tr>
<td>Gain Error</td>
<td>±1%</td>
<td>±3%</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>225mW</td>
<td>75mW</td>
</tr>
<tr>
<td>Oversampling</td>
<td>16X</td>
<td>8X</td>
</tr>
<tr>
<td>Channels</td>
<td>Single</td>
<td>Dual</td>
</tr>
<tr>
<td>Price*</td>
<td>$12.23</td>
<td>$13.97</td>
</tr>
</tbody>
</table>

THD+N vs FREQUENCY

Free Samples, Full Support
Scopes Combine Digital Power With Ease Of Use

A Graphical Interface Based On A VGA Display Speeds The Learning Curve For Two Powerful Mid-Range DSOs.

John Novellino

With all of the powerful features and functions added to digital oscilloscopes in recent years, it may be easy to overlook one very important attribute: ease of use. Learning to fish through multilevel menus can be a chore for designers debugging their latest handiwork. Especially frustrating is relearning the scope after several weeks or months away from the bench.

To ease this chore and combat the frustration, Tektronix included an intuitive graphical interface in a pair of full-featured, mid-range digital scopes that introduce the new Tektronix Digitizing Scope (TDS) platform. The importance of the graphical interface is evident in the 640-by-480 VGA display in the TDS 520 and TDS 540 (Fig. 1). But the instruments don’t neglect performance issues. A high-speed acquisition system, advanced triggering, and multiprocessor architecture see to that.

The scopes feature a 500-MHz bandwidth, 8-bit vertical resolution, 1% accuracy, and 4-ns glitch capture. The TDS 520 digitizes signals at 250 Msamples/s.

1. Familiar front-panel knobs and buttons make even infrequent users feel comfortable with the 2-channel TDS 520 (left) and 4-channel TDS 540 (right). The scopes are 500-MHz units with digitizing rates as high as 1 Gsamples/s.
ples/s on two channels or 500 Msamples/s on one channel. The TDS 540 samples from 250 Msamples/s on four channels to 1 Gsamples/s on one channel. A variable record length of 500 to 15,000 samples/channel is standard, with 50,000 samples/channel optional. The TDS units include the fast-overdrive recovery, wide dynamic range, calibrated dc offset, and variable-gain capability found on Tektronix’s more-expensive 11000 Series laboratory scopes and DSA 600 digitizing signal analyzers.

**Multiple Triggers**

The TDS Series’ wide-ranging triggering includes more than 10 functions. Time interval, runt-pulse, and glitch functions help find and characterize transients, anomalies in logic signals, and random glitches. For complex digital designs, the scopes’ time-qualified logic, pattern, and state trigger modes—combined with multichannel operation—can reduce the engineer’s reliance on logic analyzers.

Moreover, trigger-conditioning circuitry ensures stable triggering when dealing with complex waveforms. Besides the traditional ac and dc coupling, the scopes offer noise-reject, high-frequency reject, and low-frequency reject coupling. The noise and high-frequency rejection circuit filter out unwanted transitions that can cause ambiguous triggers. The low-frequency rejection eliminates low-end signals, like a 60-Hz power-line component, so the scope can trigger on the input’s high-frequency components.

Selecting the desired trigger mode is simplified by the iconic interface and high-resolution display. Icons also represent acquisition modes, measurements, and setup conditions. To avoid clutter, the figures are grouped in logical combinations, with no more than five icons on the screen at once.

The icons are distinctive enough to be easily distinguished, but related enough to be recognizable within the groups. Each is named on screen so the user need not memorize them (Fig. 2).

The front panel is also designed to give the user interface a convenient look and feel. Knobs and buttons are arranged in six groups. The familiar vertical, horizontal, and trigger controls are in their conventional locations. Other groups include controls for extended-function menus, screen menus, and numerical entry. If any questions remain in the user’s mind, pushing the Help button will bring up the on-line HelpText screen for the selected control.

**Listen To The Customer**

The interface was designed with the aid of extensive customer input. Tektronix researchers visited customer facilities not only to interview prospective users, but also to observe them and their work habits. The researchers even noted habits like sticking Post-it memos on the scope or marking the screen with a grease pencil. The customers were the final arbiters for icon design, knob and button placement, terminology, and menu structure, according to Tektronix.

For instance, one request implemented in the design is that all of the basic functions needed to acquire and adjust the waveform be immediately accessible from the front panel without going through menus. Also, multiple versions of each icon were put on “flash cards” and shown to customers, who then decided exactly which icons were the most representative images.

A key element of the interface is the TDS Series’ high-display resolution and rapid update rate. Both are the result of a proprietary high-performance graphics engine that’s part of the scopes’ multiprocessor architecture. The three independent processors prevent degradation of the scopes’ primary function—waveform acquisition and display—while the instrument is being called on to perform one of its many peripheral tasks.

The display processor supplies live waveform data while it reformats data and drives specialized display modes. In addition, the 4-bit intensity scale permits gray-scale coding of the acquired data, which helps the user pick out anomalies in the incoming waveform.

A 16-MHz Motorola 68020 micro-
Atmel engineers have been successfully making gate arrays for some of the world's biggest computer makers for more than a decade. That's some 650 different personalizations. Now we are offering our latest generation to the public.

Here are seven reasons why you should pick Atmel for your next gate array.

1. FULL FAMILY: Currently, we offer eight devices from 4K to 160K gates and up to 360 pins.

2. PERFORMANCE: We use a 0.8 micron process so our gates run fast (260 picosecond inverter delays), can burn less fuel (3.3 Volts) and can meet MIL-STD-883C.

3. TRANSLATION EASE: Transfer existing designs into our arrays for alternate sourcing. Atmel guarantees to meet or beat the original. Or, you can prototype your design with our programmable logic devices.

4. PACKAGES: We're a leader in tape automated bonding (TAB) and other low-profile, high-pin-count packages, so our arrays use less board room.

5. OPEN DESIGN SYSTEM: We make circuits, not design systems. Use your favorite hardware and software.

6. TEST PROOF: JTAG eases in-house system test, and cuts test development time.

7. MEMORY: Because we're a memory leader, we can put SRAM or EPROM devices on your gate array.

So, if you're looking for an old hand at gate arrays, look to Atmel; we've been making great arrays for almost as long as they've been around. Call, write or FAX us to get our latest gate array literature.
Quality design and advanced technology. Because lives depend on it.

Pacesetter Systems, Inc. is a new breed, high reliability, zero defects company producing life-critical and life-assisting products. A forerunner in the bio-medical electronics industry and division of multi-billion dollar Siemens Company, we offer a supportive, advancement-oriented environment to:

**MECHANICAL PRODUCT ENGINEER**
**PATENT ENGINEER**
**RELIABILITY/QUALITY ENGINEER**
**SOFTWARE ENGINEER**
**STERILIZATION ENGINEER**

All positions require a BS/MS degree plus a minimum of 5 years related experience.

In addition to our desirable Southern California location, we offer competitive compensation and company-paid benefits including dental/health plans, vision care, tuition reimbursement, retirement and 401k. For consideration, send a resume with salary history (NO PHONE CALLS, PLEASE!) indicating position desired to: Greer A. Brooks, Employment Representative, Dept. ED/91, Pacesetter Systems, Inc., 12884 Bradley Avenue, Sylmar, CA 91342. AA/EOE

---

**POWER SEMICONDUCTOR ENGINEERS**

If you have five years of experience in either Bipolar Transistors, MOSFET’s, Power I.C.’s, Power Control I.C.’s, Rectifiers, and Thyristors, then our clients want to talk to you. Prefer a M.S./B.S. Degree. Send your resume in confidence to:

Power Supply Recruiters
P.O. Box 420209
Houston, Texas 77242-0209
Fax’s: 713-977-4121

---

**FAX YOUR ORDER!**

To Advertise in Penton Classifieds,

FAX: (216) 696-1267

---

**CONSULTANTS**

PRODUCT ENGINEERING & Mfg., Inc.
Over 25 Years Of Experience
We can save you TIME and MONEY, YOU do the ELECTRONICS and we’ll do the BEST
CONTRACT DESIGN & PROTOTYPING
- ENCLOSURES - INDUSTRIAL DESIGN
- MECHANISMS - AutoCAD - AutoPCB
MANASSAS, VA 703-754-1508

---

**BUSINESS SERVICES**

HARDWARE AND SOFTWARE DEVELOPMENT SERVICES
We specialize in developing microprocessor/PGA based products/systems and embedded software development.
Custom Windows V3.0 and networking software development.
Can help with part of or handle the entire project.
Full Microprocessor Development Systems, FICE, CAD/CAM, and PCB layout systems.
Development for LAN, Multibus, VME, PC, MCA, and STD.
Applied Computer Techniques, Inc.
Tel: 216-851-2625
Incorporated 1970

---

**EASY-TO-USE DIGITAL STORAGE SCOPES**

processor handles the user interface and I/O ports, and optimizes data flow within the scope. The instrument’s third processor, Tektronix’s TriStar digital-signal-processing IC, performs various compute-intensive tasks, such as digital filtering, signal averaging, interpolation, pass-fail decisions, and complex-waveform calculations.

The 32-bit device, which was originally designed for the DSA 600 series, also handles all waveform data. The TriStar’s 5-MIPS speed ensures that the scopes can efficiently handle the large volume of data acquired by the high-speed digitizers.

The TDS scopes also feature a high-resolution mode that improves vertical resolution by up to 4 bits on transient events. Because the digitizers always operate at full speed, they produce many data points not used in the display when the unit is operating at less than maximum sweep speed. These points are usually discarded.

In the high-resolution mode, however, a block-averaging algorithm averages all of the extra points, effectively smoothing the waveform on-the-fly. The averaging filters out high-frequency noise and visually simplifies single-shot events. This feature differs from the conventional averaging, which is performed over multiple acquisitions. The TriStar processor performs this function for repetitive signals.

Finally, the scopes are built with surface-mount technology, using both sides of the boards for device placement; this gives better isolation, allowing the use of a continuous ground plane and power plane in the same board.

**PRICE AND AVAILABILITY**
The TDS 520 costs $9490, and the TDS 540 is priced at $13,900, with delivery within 6 weeks. Option 1M, which increases record length to 50-ksamples per channel, is $1500 for the TDS 520 and $1950 for the TDS 540.

Tektronix Inc., P.O. Box 19638, Portland, OR 97219-0638; (800) 426-2200. CIRCLE 513

**HOW VALUABLE?**

HIGHLY 547
MODERATELY 548
SLIGHTLY 549
void service(int eid;
    int stat, byte;
    /* serial poll instate.
    byte=hpib_poll11
    if ( (byte<0)||! (b
        printf("SRQ Prob
        return; }
    stat=my_read(eid, DVM_
    if (stat>0) {
        buffy[stat] = '0';
        printf("Data from instrum
        else printf("I/O read error
        return; }
    main() {
    int busid, stat, MTA, MLA;
    char command[MAXCHARS];
    busid=open("/dev/hpib", O_RDWR); /* open raw HP-IB for
    MTA=hpib_bus_status(busid, CURRENT_BUS_ADDRESS) + 64;
    MLA=hpib_bus_status(busid, CURRENT_BUS_ADDRESS) + 32;
    stat = BUTTON_BIT;
    sprintf(command, "KM%02o", stat); /* 2 octal digits */

With HP VEE, you simply link the icons.
Computers are great for problem solving, if only programming didn't get in the way and slow you down. And now, it doesn't have to. Because the HP visual engineering environment (HP VEE) lets you solve problems without programming.

With HP VEE, you explore solutions visually by arranging and linking icons on the CRT. Each icon represents and executes a specific function for data collection, analysis—from simple mathematics to complex algorithms—and presentation. You don't have to write a single line of code.

There are two HP VEE software packages for prototyping, experimentation, and problem modeling. HP VEE-Engine, at $995*, is a general-purpose tool for analysis and presentation of existing data. HP VEE-Test includes HP VEE-Engine and adds extensive I/O capability, including soft panels and device I/O objects for $5,000*.

So, if programming is keeping you from finding solutions, call 1-800-752-0900. Ask for Ext. 2382, and find out how HP VEE clears the way.

* U.S. list prices.

There is a better way.

©1991 Hewlett-Packard Co. TMM5018WED
The DAZIX Simultaneous Engineering Environment (SEE) turns design work into teamwork.

SEE allows your departments to coordinate efforts during every phase of the design process. This helps to improve product quality, lower production costs, and get products to market faster.

SEE delivers the integration you asked for. Common database management. Common user interface across applications. And a complete toolset, including solutions for front-to-back electronics design, mechanical design, manufacturing, and document management.

What's more, with SEE, your entire team can benefit from an open-system framework. A framework that integrates DAZIX, Intergraph, and Sun products — as well as leading third-party tools — in a single environment.

There's more you should know. Call us today at 800-239-4111 for a free copy of Simultaneous Engineering.

In Europe, call 33-1-4537-7100. In the Asia-Pacific area, call 852-8661966.

DAZIX
An Intergraph Company
PRODUCT INNOVATION

IN-SYSTEM PROGRAMMABLE
LOGIC KEEPS DELAYS SHORT

BY MERGING EEPROM
CELLS AND 5-V-ONLY OPERATION,
AN FPGA FAMILY DELIVERS
DENSE, FAST LOGIC.

Dave Bursky

Field-programmable gate arrays have already made an impact on designers needing an instant solution for logic blocks with gate counts approaching several thousand gates. However, except for RAM-based FPGAs, which must be loaded with their configuration data each time the system powers up, all current alternatives can’t be reconfigured in a system that’s being upgraded or fixed. Lattice Semiconductor now expects to fill this reconfiguration gap with a family of in-system programmable large-scale-integration (ispLSI) logic arrays. The logic arrays can be programmed with just a single 5-V external power supply.

The ispLSI chips are based on the company’s well-established 0.8-μm CMOS EEPROM technology employed on its high-speed GAL programmable-logic devices. The chips will be able to run at system speeds up to 70 MHz, and will have an input-to-output propagation delay (including 1/O buffers) of just 15 ns through one logic level. Furthermore, the submicron process will let the chips contain 2000 to 8000 equivalent PLD gates, and have 32 to 96 I/O lead counts.

Actual device pin counts, including power and ground leads, boost the pin count of the ispLSI logic arrays by 12 to 16 leads. A proprietary routing network provides global interconnectivity over the chip with 100% routability, and achieves over 80% device utilization. If in-system programmability isn’t needed, a second family of four architecturally equivalent devices—the pLSI series—provides the same logic functions but requires a PROM program.
IN-SYSTEM PROGRAMMABLE LOGIC

Designers can benefit from the programmability of the new logic arrays because it allows them to revise the patterns right in the system they’re trying to develop. This flexibility eliminates the possible headaches associated with bent pins and static zaps due to transfers between a programming tool and the prototype system. That becomes an especially critical problem as IC pin counts go up, which results in plastic quad-sided flat packages being used to keep speeds fast and space minimal.

Some of the same difficulties apply in manufacturing. However, because an in-system programmable chip can be soldered into the circuit board, a socket and the manual handling can be eliminated. Automated attachment of “blank” ispLSI gate arrays allows manufacturing to pre-manufacture many systems up to the last possible point, and then just configure them during system or board test. Faster response to changing customer requirements is thus permitted, and inventory management is minimized.

100% TESTING

Because the new gate-array chips use electrically erasable technology, they can be tested to 100% levels prior to being attached to the pc board, ensuring that only good devices are soldered in place. Reconfigurability is also a key benefit to the system designer.

Once a system is shipped, the cost of servicing it to upgrade a board or fix a flaw is often orders-of-magnitude more than the cost of the new hardware. With the ispLSI gate-array chips, the system manufacturer’s service department need only transfer a new software patch (which can be performed via a modem or on floppy disk drive, for example) that can be downloaded into the logic chips.

The logic structure of the ispLSI or pLSI chips consists of a core array of generic logic blocks and a global routing pool (Fig. 1a). Closer to the periphery of the chip are output-routing resources called the output routing pool.

All of the logic resources are surrounded by dedicated input cells and bidirectional I/O cells, as well as a clock distribution block that handles 3 or 4 external clock inputs. A set of dedicated pins on the ispLSI logic-array chips provides a serial-data input and a serial-data output. Those pins also supply control signals that shift the data through the chips and control the programming process. The pLSI chips have the same pins, but can’t be programmed in the system because they require a high-voltage level to initiate the programming process.

Any or all of the clock inputs to the ispLSI logic arrays can serve as data inputs if not needed as clock inputs. The dedicated clock inputs are complemented by the product-term-controlled clocks in each generic logic block, thus permitting independent, asynchronous clocking of each generic logic block. Data from dedicated inputs, the I/O cells, and every other generic logic block is available to any generic logic block through the global routing pool.

Over 90% of all 4-bit MSI-type logic functions can be implemented with one generic logic block, thanks to all of the product term and logic resources. That further improves system performance and minimizes the overhead of using routing and interconnection resources for multiple-level logic functions. Of course, multiple generic logic blocks can be cascaded by routing the output of one through the global resource pool back to the input of another generic logic block.

Each generic logic block (16 to 48 per chip) consists of a logic array that generates 20 product terms from 18 inputs and a product-term sharing scheme. The scheme, with minimal delay, distributes the product terms as needed across four output-logic macrocells (OLMCs) that are also part of the generic logic block (Fig. 1b). Each OLMC produces an output; two of the outputs are fed to the output routing pool.

![Diagram of ispLSI logic structure](image-url)
It is logical to choose the bus architecture that will deliver the greatest return on your development investment, for the longest possible time.

- Today's Multibus II not only gets you to market quickly, with higher performance and superior reliability. But of all available buses, only Multibus II provides the performance headroom to effectively absorb silicon advances through the 1990s, to protect your investment long into the future.

- During the past year Multibus II has grown faster than any other open architecture. One third more vendors have expanded the range of available Multibus II boards, systems, software and packaging products by nearly 40 percent!

- You can explore the world of Multibus II with your free copy of the new 1991 Multibus II Product Directory. Just send your business card to the MMG. And, contact the enterprising manufacturers listed below for complete information on Multibus II products that will transport you into the future.

- Discover Multibus II. Your application will live long. And you will prosper.

**CONCURRENT TECHNOLOGIES**
Jerry Hoffman 217-356-7004 FAX 217-356-6238
NEW! 486 CPU Board/Communications Controller

**INTEL**
Call 800-549-4725
NEW! High integration 33 MHz 486 CPU board

**MENTEC**
Ralph Shaw 800-446-6762 FAX 614-549-6184
NEW! 8660-based SBC running UNIX System V Rel. 4

**MOUNTAIN TECHNOLOGIES**

**SIEMENS AG**
Dr. Klaus P. Kitan, Germany 089 4144 5737 FAX 089 4144 5841
NEW! Scalar CPU board with Hard-Realtime Unix

**MULTIBUS MANUFACTURERS GROUP**
© COPYRIGHT 1991 MULTIBUS MANUFACTURERS GROUP

P.O. BOX 6208, ALOHA, OREGON 97007, 503-696-7155

**MICRO INDUSTRIES**
Bill Jackson 800-446-6762 FAX 614-549-6184
NEW! 9600-based RISC development board
Fast friends.

Once our Fast Statics met up with Hewlett-Packard, the attraction was obvious.

With new 256K BiCMOS devices, Motorola helped unleash the speed to empower HP's hottest workstations: The HP Apollo Series 700.

What made our 64K x 4 and 32K x 8 Fast SRAMs such a design-in favorite at HP? Performance for one thing. Availability for another.

With both 10 and 12ns versions already shipping, these TTL-compatible devices provide the sheer speed required by the world's fastest workstations.

Once again, Motorola has what it takes to enhance system performance. Like preeminent technology. Relentless product support. And a growing family of BiCMOS devices to accelerate your next design.

Want to give our BiCMOS Fast SRAMs a try? Just complete and send in the coupon on the opposite page. We'll introduce your design to powerful new friends. Faster than you thought possible.

If you like what's new, wait 'til you see what's next.
and the other two are fed to the global routing pool. Each of the four outputs can be a registered or combinatorial type. The OLMC performs combinatorial functions, such as AND, OR, Ex-OR, and other operations. It also contains four registers (one associated with each output) that can be configured at D, T, J-K, or S-R type flip-flops. Clocking on the registers can be asynchronous or synchronous.

Statistically designed to provide routing for almost every possible design, the global routing pool allows performance to be maximized while minimizing the derating for logic implementations. The output routing pool serves as the gateway between a group of 16 I/O cells and 8 adjacent generic logic blocks. The routing matrix contains a programmable multiplexer, as well as a set of dedicated high-speed interconnections for critical signal paths. Relatively small in size, this routing matrix makes the performance very predictable and fast, regardless of the type of routing selected.

Each I/O cell obtains its output data from the output routing pool or an adjacent generic logic block. Input data comes from an input register that can be configured in a registered or latched state, with control coming from one of the two common I/O clocks. Input data from an I/O cell is available to all the generic logic blocks through the global routing pool.

The first of the new logic-array chips to appear from Lattice Semiconductor will be the pLSI32 and ispLSI32. They'll contain 32 generic logic blocks, 64 I/O pins, 8 dedicated inputs, and a total of 192 registers (1 in each I/O cell and 4 in each generic logic block).

By using the serial-data input (SDI) and serial-data output (SDO) lines, multiple islPSI logic-array chips can be cascaded for configuration or test purposes (pLSI logic arrays for testing as well). The daisy-chaining can be done by simply connecting the SDO of the first device to the SDI of the second, and so on. A parallel two-wire control path tells the chips what to do (Fig. 2).

The patterns of the islPSI logic-array chips in the programming loop can be changed individually, or all together, at the same time. The reprogramming time is short, taking less than 2 seconds, regardless of the number of chips that are in the loop.

False programming and erasures are prevented by a dedicated Program/Normal Operation control input, as well as safeguards in the programming algorithm. Furthermore, an electronic signature is available and can be examined when using the serial loop. The signature is controlled by the designer, and is part of the JEDEC design file. It usually holds the device identification and a pattern-revision value.

**Support Tools**

A variety of easy-to-use supporting design tools are available for use with the islPSI and pLSI logic-array chips. These include PC-based entry-level tools with Boolean and Macro inputs, functional-level simulation, automatic-place-and-route capability.

More complete design-tool packages that run on PCs or workstations include schematic capture, Macrocell libraries, automatic place and route, and logic and timing simulation. Programming tools from many established suppliers—Data I/O, Logical Devices, Stag, System General, SMS Micro, and Advin Systems, for example—will also be available.

**Price and Availability**

Samples of the pLSI32 will be ready in the mid-to-late third quarter, with the islPSI32 expected to follow about one-quarter behind. Additional devices will be released in 1992. Beta versions of the software will also be released in the third quarter. A full-market release will take place in the fourth quarter of this year. In lots of 100, the pLSI32 sells for $98.50 apiece. Lattice Semiconductor Corp., 5555 N.E. Moore Ct., Hillsboro, OR 97124; Dean Suhr, (503) 681-0178. CIRCLE 514

**How Valuable?**

<table>
<thead>
<tr>
<th>Circle</th>
<th>Highly</th>
<th>Moderately</th>
<th>Slightly</th>
</tr>
</thead>
<tbody>
<tr>
<td>549</td>
<td>550</td>
<td>551</td>
<td></td>
</tr>
</tbody>
</table>

**More than meets the eye.**

Want to see more of Motorola's Fast Statics? This chart gives you but a glimpse. For a closer look, mail in the coupon for our complete quarterly update of new Memory products. We think you'll like what you see.

.DAO.

**MOBILE RASTIC RAMS**

<table>
<thead>
<tr>
<th>Capacity</th>
<th>Delay</th>
<th>Price</th>
</tr>
</thead>
<tbody>
<tr>
<td>16K x 1</td>
<td>15ns</td>
<td>$6.50</td>
</tr>
<tr>
<td>128K x 8</td>
<td>25ns</td>
<td>$25.00</td>
</tr>
<tr>
<td>256K x 1</td>
<td>35ns</td>
<td>$55.00</td>
</tr>
</tbody>
</table>

**Synthesis Static RAMS**

<table>
<thead>
<tr>
<th>Capacity</th>
<th>Delay</th>
<th>Price</th>
</tr>
</thead>
<tbody>
<tr>
<td>16K x 1</td>
<td>15ns</td>
<td>$6.50</td>
</tr>
<tr>
<td>128K x 8</td>
<td>25ns</td>
<td>$25.00</td>
</tr>
<tr>
<td>256K x 1</td>
<td>35ns</td>
<td>$55.00</td>
</tr>
</tbody>
</table>

**SUPPORT TOOLS**

- **Schematic capture**
- **Macrocell libraries**
- **Automatic place and route**
- **Logic and timing simulation**

**Application Requirements**

<table>
<thead>
<tr>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Title</td>
</tr>
<tr>
<td>Company</td>
</tr>
<tr>
<td>Address</td>
</tr>
<tr>
<td>City</td>
</tr>
<tr>
<td>State</td>
</tr>
<tr>
<td>Zip</td>
</tr>
<tr>
<td>Phone</td>
</tr>
</tbody>
</table>
Introducing an indispensable tool for the entire OEM design engineering team:

A total design resource for the East Coast!
Explore a whole new world of design possibilities in the Design 91 Exhibit Hall, September 24-26, 1991. See thousands of products, materials, systems and services from leading manufacturers - representing every design technology. It's all at the New Jersey Meadowlands Convention Center for you to see, test and compare. Save time and effort - and get your product off the drawing board in record time.

Learn new techniques and practical solutions you can use now. "Design the Right Product ... Design the Product Right," is the theme of the Design 91 conference. Learn how companies like yours are using concurrent engineering to enhance productivity, improve product performance, and increase profits.

Design 91 makes it easy to get up to date.
The Meadowlands Convention Center is easily accessible by car, train or plane. With over 8000 free spaces on site, there's no need to worry about parking. And plenty of affordable hotels and restaurants are nearby. So eliminate the hassle and expense of long business trips. Get up to date in a single day at Design 91, September 24-26, 1991.


YES! I want to be part of the only East Coast event for OEM Design Engineering. Please send me:
Application for free admission to the Exhibit Hall
The Conference Brochure

I'm interested in purchasing exhibit space. Please send information.

Please Print

Name: ______________________________
Title: ______________________________
Company: __________________________
Address: ____________________________
City: __________________ State: ______ Zip: ________
Telephone: (____) ___________ FAX: (____) ___________

By Mail: Design 91, Expocon Management Associates, Inc., 7 Cambridge Drive, P.O. Box 1019, Trumbull, CT 06611
• FAX 203/374-9667 • Phone: 203/374-1411
SIMULATOR HANDLES ANALOG DESIGNS WITH OVER 50,000 TRANSISTORS LISA MALINIAK

Designers of analog circuits primarily have one option for analog simulation: They can use Spice or Spice derivatives. With Spice, however, simulating analog designs with over 50,000 transistors is nearly impossible. Now another choice called Spectre has arrived on the scene.

The Spectre analog simulator from Cadence Design Systems Inc. is not based on Spice. It can handle complex ICs with up to 10 times the speed of Spice. And it can do so with equal or better accuracy than Spice can provide. Moreover, Spectre power isn't limited by the size of the design being simulated, but rather by the computing resources that are available.

The Spectre software is the culmination of a cooperative effort with university researchers and Cadence Analog Alliance Partners, a Cadence program formed to advance analog technology. Spectre, which will be available within Cadence's Analog Artist Design System, was designed from scratch with a modular architecture in mind. It's written in the C programming language and employs innovations in numerical algorithms that yield faster and more accurate simulations.

Spectre simulates large analog circuits through the use of advanced sparse-matrix techniques and node-based algorithms. It has more robust convergence than Spice simulators. For example, new algorithms employed in Spectre ensure convergence of the Newton-Raphson algorithm in dc analysis. In fact, the Microelectronics Center of North Carolina simulated 65 representative circuits to show that Spectre converged for every circuit, while Spice-based products converged for only 40% of the simulations.

Spectre algorithms also avoid known Spice problems, such as very small time steps, due to piecewise-linear waveforms with many time points or many transmission lines. Memory-efficient data structures and dynamic re-dimensioning of arrays contribute to the simulator's overall performance. In addition, built-in intelligence algorithms warn users of circuit errors and invalid-model operating regions.

Analog and digital circuits are simulated at the differential-equation level using direct methods. Circuits can contain such elements as microstrip lines, independent voltage and current sources, and voltage- and current-controlled sources.

Unlike Spice-based simulators, Spectre includes a compiled user-defined model capability that makes it possible for CAD developers or designers to add and utilize proprietary models within the simulator. Users incorporate the models, which are written in C, through an interface. Spectre concentrates all model code into one module.

Spectre uses nonlinear device models. These models are built-in so that users need only specify pertinent model parameters. They're the same models employed for Spice simulations. Model equations aren't based on capacitance, as is the case with the Spice models, but are instead based on charge.

The bipolar-junction-transistor model is based on the integral-charge model developed by Gummel and Poon. The diode model may be used for either junction diodes or Schottky barrier diodes, and includes reverse-breakdown effects. In addition, there are no model discontinuities to contend with.

Spectre is compatible with Spice-based simulators, including the company's Cadence-Spice. In addition, Spectre accepts standard Spice input files and analyses. Consequently, Spice users will be able to use Spectre with no change in design methodology. Cadence's Analog Artist simulation environment supports simple and rapid switching between Spectre and Spice-based simulators.

Pricing for the Spectre Advanced Circuit Simulator starts at $30,000 for a single-user license. The simulator is also available in an integrated version within Cadence's Analog Artist Design System running under the Cadence Design Framework architecture.

Cadence Design Systems Inc., 555 River Oaks Pkwy., San Jose, CA 95124; (408) 943-1234. CIRCLE 300
WORKSTATION PERFORMANCE COMES AT PC PRICE

On the heels of HP’s Series 700 workstation announcement (Electronic Design, Mar. 28, p. 132), the company has added a new member to its Motorola-processor-based Series 400 line. The model 425e incorporates a 68040 processor running at 25 MHz. HP says this system is appropriate for all markets, including commercial, CASE, data-transaction processing, and entry-level CAD. The company also contends that this platform could be an alternative to a high-end PC.

The Unix-based 425e is built in a compact desktop package. It has a performance rating of 22 MIPS and 11 SPECmarks. The system holds 8 to 48 Mbytes of main memory. And there’s room for 840 Mbytes of internal disk storage. The 425e has the capabilities for digital audio and an internal CD-ROM drive. Prices start at $5490 for a diskless unit with a 1280-by-1024-pixel gray-scale 19-in. monitor and 8 Mbytes of RAM. A 16-or 19-in. color monitor is also available.

A second offering from HP is the SharedX X-Windows enhancement product. With SharedX, users can open windows on X terminals at multiple locations. What differentiates SharedX from other communications products is that the primary user, not just the secondary user, can manipulate the data in the window. This feature can hasten projects developed by design teams. The HP-system user can push the X display to any platform in the network. Only the sender’s display needs to have the SharedX extension. Non-HP displays running standard X Windows can receive shared windows without any modification. The tool incorporates an OSF/Motif user interface. The license fee for SharedX is $5000.

CUT LASER-PRINTER TIME-TO-MARKET BY TWO-THIRDS

Laser-printer designers can cut their time-to-market by as much as two-thirds using Swift, a laser-printer design kit from National Semiconductor. Swift helps make true PostScript performance affordable.

The kit is based on National’s NS32CG160 embedded system processor. It offers a complete, in-printer platform for evaluation, development, and low-volume prototyping of laser printers in the 4- to 8-page/min. range. It includes all of the requirements from PCB artwork to Appletalk.

Swift fits inside a Canon LX-based printer and hooks directly to the power supply and front panel, supplying a development platform as well as a totally functional printer. Third-party vendors, including Microsoft and Phoenix Technologies, have already ported finished languages to Swift, including PCL 4 and 5 and PostScript-compatible programs. Swift also supports most standard interfaces, allowing full compatibility with either IBM PC or Apple Macintosh environments. The Swift board is available now for $1200.

TAPE BACKUP REDUCES COST PER MBYTE

The QFA-700 1/4-in. tape drive and controller board backup system pushes the cost per Mbyte down to $2.28. Holding 700 Mbytes of data, the drive, combined with a DC-6000 tape cartridge, is suitable for network applications. Backing up 40 Mbytes of data in just 4 minutes, the drive comes ready to install in an IBM PC/AT or compatible computer with the company’s TC-02 controller. The drive can also be used as an external peripheral.

Standard software is fully DOS-compatible and includes software data-compression and LAN support. Xenix/Unix software is also available. The QFA-700 sells for $1199. The external version costs $1498. The TC-02 controller costs $399 or $499 for Micro Channel computers. Large-quantity discounts apply. The drive is available immediately.

RICHARD NASS

Fujitsu America Inc., 3055 Orchard Dr., San Jose, CA 95134; (800) 626-4686 or (408) 432-1300.

SCANnER READS 20 PAGES/MINUTE

Documents up to 11-1/2 by 17 in. can be scanned using the M3096E+ scanner. The peripheral has an improved throughput, scanning up to 20 letter-size documents per minute at a resolution of 200 dots/in. A SCSI version (M3096G) of the scanner is available for workstation platforms. Advanced optical-character-recognition capabilities are available using an optional dynamic-threshold circuit. This feature automatically scans the page and sets the scanning threshold on a line-by-line basis to account for variations in shading and image quality of the original document. The circuit also filters out noise or random dots that could appear. The M3096E+ scanner, which can be powered from either 110 or 220 V ac, sells for $6720. The dynamic-threshold circuit is priced at $1250.

RICHARD NASS

Fujitsu America Inc., 3055 Orchard Dr., San Jose, CA 95134; (800) 626-4686 or (408) 432-1300.
The XA/R Model 20 is a RISC-based on-line computing. The system runs the Unix System V, Release 4 operating system as well as the company's proprietary high-volume, on-line throughput. The Model 90 is an integrated 8-kbyte SRAM card and connector, and a comprehensive engineering design guide. The guide contains actual schematics of operating memory-card applications as well as hardware and software design tips. With the kit, designers can perform an analysis of card implementation for particular applications. The kit costs $599.

Pocket Data Logger Simplifies Plotting

The pocket-sized Tattletale Lite data logger stores up to 512 kbytes of data from eight 15-bit inputs. It also features eight individually programmable I/O lines, a 9000-baud UART, and a liquid-crystal display. A detachable serial interface cable connects to a host computer for launching and recovery. During launch, the host compiles and uploads the program to the Lite's EPROM along with all of the information needed to plot and label the logged data.

You get fast hardware and software support for all the popular languages. A software library and time saving utilities are included that make instrument control easier than ever before.

Ask about our no risk guarantee.

You can also purchase a kit that contains Databook's ThinCard drive, software for PC installation, a 9-V battery-powered unit measures 2.36 by 4.71 by 1 in. It sells for $490.

Onset Computer Corp., P.O. Box 1030, 199 Main St., North Falmouth, MA 02556; (508) 563-9147. CIRCLE 307

TFT Display Shows 24,389 Colors

CRT-like display quality is now available on an active-matrix thin-film-transistor (TFT) display. The Portable Add-In Computer contains a second-generation full-color display that can generate over 24,000 colors using Chips and Technologies' 82C457 VGA flat-panel controller. High-speed images are possible without limitations on viewing angle over a wide range of ambient lighting.

The TFT display is available on four PAC models: the 486-33E, 486-25, 386-33C, and SX-20C. The 10-in. diagonal active-matrix display is priced at $3995.

Dolch Computer Systems Inc., 372 Turquoise St., Milpitas, CA 95035; (408) 957-6575. CIRCLE 398

Memory-Card Kit Expedites Designs

By using the Memory Card Evaluation Kit, your users can easily design memory-card drives into their systems. The kit comes with Databook's ThinCard drive, software for PC installation, a 512-kbyte SRAM card and connector, and a comprehensive engineering design guide.

Free:
Informative catalog 800-234-4232
Applications help (617) 273-1818

Capital Equipment Corp.
Burlington, MA. 01803
CIRCLE 92
PC/AT Image Processor Works in Real Time

Critical image-processing operations can be carried out at blazing speeds with the DT2867 integrated image-processor board from Data Translation. The board combines a high-quality frame grabber with a frame processor on one IBM PC/AT board. Histograms, frame averaging, and arithmetic and logic operations are carried out in real time (0.038 seconds); convolutions and morphology take less than two frame times (0.066 seconds). These occur more than 100 times faster than a 33-MHz 80386-based PC without the board. True frame averaging, as opposed to weighted averaging, increases accuracy when random noise needs reducing.

The board processes up to three pixels simultaneously through three parallel processing paths. Each path contains its own ALU and multiplier to achieve an overall processing rate of 75 MIPS. However, the processor board doesn’t sacrifice accuracy for speed. All processing using the three ALUs is done with 16-bit accuracy, ensuring that data isn’t truncated during mathematical operations. The board contains a 16-bit processing buffer with 1 Mbyte of memory.

The DT2867 is supported by several levels of software. A Windows 3.0 application software package is available for powerful analysis that doesn’t require any programming. For advanced users, two levels of development software ship with the board. An interface library allows high-level control of the board’s hardware functions, and a command builder and driver supply register-level control. The board, shipping now, sells for $6995.

Data Translation, 100 Locke Dr., Marlboro, MA 01752; (508) 481-3700. CIRCLE 310

RICHARD NASS

AT-Format RISC Machine Yields 14 MIPS

By combining a RISC CPU with low-cost PC motherboard logic and an AT (ISA) expansion bus, Deskstation Technology has created a dual-use RISC-based motherboard, the AT29K. Based on the Am29000 family of RISC CPUs, the motherboard can deliver a throughput of 14 MIPS when running at 25 MHz—a 250% increase in MIPS ratings over standard x86-family motherboards.

Originally developed so that programmers for the Am29000 could have a low-cost native platform on which to develop software, the AT29K also serves well as either an embedded controller or a standalone computer platform. The AT29K comes with eight 16-bit ISA-compatible expansion slots that can be used with standard “AT” support cards. In addition, sockets on the motherboard hold up to 4 Mbytes of RAM and the Am29050 floating-point RISC processor. A Unix-like operating system and a ROM-resident monitor are other available options. Later this year, the company also plans to offer a PC-emulation program that allows the RISC system to run DOS and most PC-based applications.

The motherboard comes standard with a ROM BIOS (256 kbytes) that supports standard PC peripherals, such as the keyboard, serial and parallel ports, floppy- and hard-disk drives, and a VGA display. Also included in the base model are 2 Mbytes of high-speed video RAM (expandable by another 2 Mbytes), a keyboard, a real-time clock, and the Am29000 CPU. An additional 8 Mbytes of data memory can be added via the ISA expansion bus. Options include upgrades to the 29050 floating-point CPU, which can deliver 50 MFLOPS of peak compute power. A real-time multitasking kernel and C compiler, assembler, linker, loader, and librarian are also optionally available. BIOS source code, which is available at no extra charge, permits users to customize the system for an application.

In single-unit lots, the 25-MHz board sells for $3495, while reduced-speed versions at 20 and 16 MHz go for $2995 and $2495 each, respectively. Samples are available from stock.

Deskstation Technology Inc., 13256 W. 88th St., Lenexa, KS 66215; (913) 339-1900. CIRCLE 311

DAVE BURSKY

VME I/O Processor Handles I/O Operations

Using RISC-like properties of bit-slice architecture, the 4000 Series intelligent I/O processor from Antares executes 10 MIPS in the VME backplane. The board can service many I/O protocols using a piggy-back module containing bus-specific circuitry and PROMs with the microinstruction set for the specific I/O protocol. Various piggy-back modules are available.

As I/O rates climb, it becomes more important to offload the host CPU of the housekeeping chores. The board accomplishes this task using a 2901 bit-slice processor ALU as a 32-bit engine. To improve the speed, microinstruction pipelining is implemented to increase the execution rate.

The microinstruction library is designed specifically to speed I/O transactions, as well as arithmetic and logic operations and interrupt service. The ALU is teamed with a 2910 microsequencer to form the 10-MIPS microengine. Virtually all of the VMEbus’ resources are available to the microengine, including memory, analog-to-digital and digital-to-analog converters, and SCSI I/O. The 4000 Series I/O processor board fits in one 6U VME slot. Prices start at $3525.

Antares Group Inc., 4025 Hancock St., San Diego, CA 92110; (619) 233-4311. CIRCLE 317

RICHARD NASS

Run Sparc Applications on a PC

By incorporating the Sparc-based Opus Series 500 Personal Mainframe family of PC add-in boards, users can run native SunOS and MS-DOS applications simultaneously on a PC/AT computer. The board supports SunView on standard PC monitors and can operate in the Microsoft Windows 3.0 environment. This creates a bridge between DOS and Unix. With the board, all Sparc-based applications (over 2000) can run without buying an expensive high-resolution monitor. The family, which is available now, starts at $6495.

Opus Systems Inc., 329 North Bernardo, Mountain View, CA 94043; (415) 960-4040. CIRCLE 340
**NEW PRODUCTS**

**DIGITAL ICs**

---

**WIDE SCSI CONTROLLER DELIVERS 20 Mbytes/s**

With 16-bit-wide data paths, the 53C720 I/O processor for small-computer-system interfaces (SCSIs) can transfer up to 20 Mbytes/s synchronously and 10 Mbytes/s asynchronously. The processor, which is the third member of the 53C700 family developed by NCR, supports the fast and wide (16-bit) options of the SCSI-2 standard. It includes a cache-line burst mode that transfers four 16-byte back-to-back packets at cache-line burst mode that transfers of the SCSI-2 standard.

The chip is upwards-compatible with interfaces (SCSis) can transfer up to 20 Mbytes/s synchronously and 10 Mbytes/s asynchronously. The processor intervention.

A key issue addressed by the chip involves the handling of odd-byte block sizes. The C720 solves this problem transparently within the chip, relieving the user of that concern. The chip can also execute tailored SCSI sequences from either the main or a local memory on the host-adapter board. Under software control, the user can write to or read inputs from several general-purpose programmable pins available on the controller.

Available in a 208-lead plastic quad-sided flat package, the 53C720 sells for $88 each in lots of 1000. Samples of the device will be available in July, with production quantities available in the fourth quarter.

**NCR Corp., 1635 Aeroplaza Dr., Colorado Springs, CO 80916; (719) 596-5612.**

**DAVE BURSKY**

---

**ON-CHIP PLL GIVES GATE ARRAY STABILITY**

An on-chip phase-locked loop along with logic that can operate at clock frequencies of up to 1.25 GHz sets apart the Q20P025 bipolar ECL/TTL-compatible gate array. The array contains about 3000 uncommitted gates with typical gate delays of about 100 ps. A smaller version of the array, containing about 900 gates, is also in development.

The on-chip PLL readily allows the arrays to handle applications that require stable timing sources—video and graphics, data and telecommunications, and system clock generation. Macros in Applied Micro Circuits' cell library include cells for frequency synthesis and clock-recovery applications, as well as support for such features as lock detect, loopback, and bit error-rate computation. The PLL can be used in systems requiring operation from 200 MHz up to 1.25 GHz. The peak-to-peak edge jitter is kept to between 50 and 100 ps, while residual bit-error-rate is $10^{-12}$. Acquisition time for the PLL is only 1 µs. About 20 pins of a chip are required to handle the loop filter and PLL-related signals.

The configurable logic consumes between 0.5 and 1 mW/gate. The 76 digital I/O lines can be configured for 10K, 10K, 100K, or positive-referenced ECL, or mixed ECL/TTL levels. Established logic macrocells from the company's Q20000 cell library can be used to create custom circuits. Designs can be done on popular platforms like those from Mentor, Valid, Duxix, Verilog, Cadence, and Lasar. Initial versions of the large array will be offered in 100- and 132-lead chip carriers in commercial- and military-temperature grades. Prices depend on package type, quantity, and screening level. However, according to the company, a typical 100-lead commercial version might sell for about $195 apiece in lots of 2500. Prototypes can be delivered in the fourth quarter.

**Applied Micro Circuits Corp., 6195 Lusk Blvd., San Diego, CA 92121; (619) 430-9333.**

**CIRCLE 314**

**DAVE BURSKY**

---

**ULTRA-MINIATURE SURFACE MOUNT**

**DC-DC Converter Transformers and Power Inductors**

These units have gull wing construction which is compatible with tube led automatic placement equipment or pick and place manufacturing techniques. Transformers can be used for self-saturating or linear switching applications. The Inductors are ideal for noise, spike and power filtering applications in Power Supplies, DC-DC Converters and Switching Regulators.

- Operation over ambient temperature range from -55°C to +105°C
- All units are magnetically shielded
- All units exceed the requirements of MIL-T-27 (+130°C)
- Transformers have input voltages of 5V, 12V, 24V and 48V. Output voltages to 300V.
- Transformers can be used for self-saturating or linear switching applications
- Schematics and parts list provided with transformers
- Inductors to 20mH with DC currents to 23 amps
- Inductors have split windings

**PICO Electronics, Inc.**

453 N. MacQuesten Pkwy. Mt. Vernon, N.Y. 10552

Call Toll Free **800-431-1064**

**IN NEW YORK CALL** **914-699-5514**

**SEE EEM THOMAS REGISTER OR SEND DIRECT FOR FREE PICO CATALOG**

**CIRCLE 136**

---

**ELECTRONIC DESIGN**

**JUNE 27, 1991**

---
CPU-SPECIFIC RAMS BOOST SYSTEM SPEED

By offering features that are tuned directly to the forthcoming R4000 RISC processor, a pair of static RAMs will help RISC-based systems run at maximum throughput. The SRAMs not only operate in their pure static mode, but incorporate an extra one-word fast-access mode. With this mode, the host processor can invoke to receive the second word of a two-word read in half the time required for the first word. This reduces the time needed to service primary-cache misses for the processor.

The PSM44298 is a 256-kbit memory, organized as 64 kwords by 4 bits. The other offering is the PSM44028, a 1-Mbit chip with a 256-k-by-4 architecture. Fabricated in the company’s advanced CMOS process, the fast-access RAMs eliminate registers, buffers, and other support logic required when the processor uses commodity RAMs. The 256-kbit chips will be available in access-time grades of 10, 12, 15, 20, and 25 ns for the commercial-temperature range, and 15, 20, 25, or 30 ns for the military-temperature range. The larger 1-Mbit chips are a little slower, and offer access times of 20, 25, 35, and 45 ns for the commercial-temperature range, and the same access times plus a 55-ns unit for military-grade memories.

The 256-kbit PSM44298 will be sampled next quarter and comes in a 28-pin 300-mil plastic or a ceramic DIP, or in a 28-lead plastic SOJ surface-mountable package. The 25-ns version of the 256-kbit chip sells for $15.10 each in 1000-unit lots. Delivery is from stock.

CMOS EPROM CLAIMS SPEED CROWN AT 35 NS

Offering a worst-case access time of as little as 35 ns, the 27CX256, a CMOS UV EPROM from International CMOS Technology becomes the fastest-accessing commercial EPROM at the 256-kbit level. Additional speed grades of 45 and 55 ns are also available.

Such high-speed memories will eliminate the need to shadow slow nonvolatile memories with fast RAM, because the 27CX series of EPROMs allows designers to run CPUs at peak clock rates without inserting wait states. By eliminating the shadow memory, board space and system power can be reduced, while system reliability can be improved.

Organized as 32 kwords of 8 bits each, the high-speed EPROMs are also power misers—when active they draw just 50 mA from a 5-V supply. In contrast, most other fast EPROMs draw close to twice that current. And, on standby, the chip draws 25 mA when driving TTL interfaces, and just 1 mA when driving CMOS interfaces. The chip also contains an automatic-select mode that allows EPROM programmers to read an embedded code. With the code, the programming tool can identify the part type and manufacturer. The tool will thus be able to configure itself automatically to deliver the proper device-programming characteristics.

Available in 600-mil 28-pin windowed ceramic DIPs, the 27CX256 sells for $21.60, $16.50, and $13.20 apiece for the 35-, 45-, or 55-ns versions, respectively, in 1000-unit lots. Delivery is from stock.

ACCELERATED VGA INTERFACE SOUPS UP DRAWING OPERATIONS

By placing key screen-manipulation routines in hardware, the W5086 graphical-device interface can accelerate the most commonly performed Windows graphical-user-interface (GUI) drawing functions by two to five times.

The Weitek chip integrates the bit-block-transfer and line-drawing operations and also includes a full VGA-compatible graphics controller. It can be used in 16- or 32-bit systems and offers two to five times faster performance than standard VGA circuits. That results in the overall two to fivefold speed improvement.

Both the 70-MHz W5086 and a higher-speed, 80-MHz W5186 are available in 1000-unit lots. Samples will be available this quarter. The higherspeed W5186 will come in a 144- or 160-lead PQFP and will be sampled next quarter.

Weitek-Corp., 1060 Arques Ave., Sunnyvale, CA 94086; (408) 738-8400.

NEW PRODUCTS
DIGITAL ICs

JEFF REIMANN
RITTAL Lowers The Temperature, Not Your Design Expectations.

The new Slimline Enclosure Air Conditioner is just one of over 3000 RITTAL solutions. See what our perfect enclosure systems can do for you. Call 1-800-4PS 4000 for free RITTAL literature. You'll change the way you think about enclosures, and enclosure climate control, forever.

Adjustable thermostat
Variable function digital read-out
Flush or surface mount configurations
High capacity, high efficiency rotary compressor
Micro-processor controls
Environmentally safe R22 freon
Integrated expansion valve

RITTAL Corporation
3100 Upper Valley Pike
Springfield, OH 45504
Phone: 1-(800)-477-4000
Fax: (513) 328-9299

CIRCLE 139
FULLY-STATIC 386SXL REPLACES INTEL 386SX

Just as it recently did with the full 32-bit 80386, Advanced Micro Devices has developed a fully-static CMOS replacement for the Intel Corp. 80386SX, the 16-bit bus-interface version of the 80386DX. Two versions of the replacement will be offered, the Am386SX-25 and the Am386SXL-25, with the SXL being a lower-power sort of the replacement will be offered, the Am386SX-25 and the Am386SXL-25, with the SXL being a lower-power sort option from the manufacturing line. Both versions run at 25 MHz—the highest commercially available speed for an 'SX CPU—and can thus produce a system that delivers about 25% higher throughput over the 20-MHz units Intel has released.

The fully-static design keeps the power consumption of the Am386SX and SXL to less than 65 µA that of the Intel 386SX units when running at the same clock frequencies. Furthermore, in a standby condition, the AMD parts consume just 80 µA (with the clock stopped) versus about 140 mA for the Intel CPU, which requires a 2-MHz minimum clock signal.

That lower power level will allow portable system manufacturers to extend the battery endurance by close to 25% over systems based on the Intel CPU.

Several companies are working with AMD to ensure their PC motherboard chip sets work with the 25-MHz CPUs, which are housed in 100-lead plastic quad-sided flat packages. Prices for the 25-MHz versions will be competitive with the 20-MHz versions of the Intel 386SX CPUs.

Advanced Micro Devices Inc., 5900 E. Ben White Blvd., MS-522, Austin, TX 78741; Glen Burchers, (512) 462-5825.

DAVE BURSKY

PENTON'S VIDEO LIBRARY

Solving EMI Problems

When a new product fails electromagnetic compatibility (EMC) compliance tests, the result is re-design, retest, delayed production, and lost revenue. This 12-minute video describes one approach that greatly increases the chances that your product will pass the first time: pre-compliance testing, where the design is checked as it develops so that problems are pinpointed and can be corrected before they are locked in. The method is simple and quick, and the test equipment low-cost and portable. Two test systems are described and shown in action. Both the HP 84100A and the more powerful HP 84110A can check circuits for EM emissions and for immunity to external fields. Free video.

Call 1-800-452-4844, EXT. 2329

Hewlett-Packard Co.
Rohnturt Park, CA
#OTTMSAD02NB

CIRCLE 134

PENTON'S VIDEO LIBRARY (PVL) . . .

... carefully reviews videos from sponsor organizations to assure you of their significant content and professional production.
- Experts in your field prepare unbiased reviews.
- PVL offerings, from time to time, may be:
  LENDING LIBRARY VIDEOS:
  Return in 15 days (no penalty if not returned)
  FREE VIDEO:
  No return expected
  VIDEO FOR SALE:
  The organization offering the video will contact you for purchase order.
- PVL prefers to distribute videos via United Parcel Service, so please include a street address.
- PVL may be unable to fulfill every request for Lending Library and Free Videos.

HIGH-DENSITY PLD PACKS 128 REGISTERS

Boasting about 5000 gates of logic that include 104 flip-flops embedded in 32 I/O logic cells and another 24 buried flip-flops, the ATV5000 array from Atmel provides designers with an alternative to the popular EPM5128 from Altera Corp. The CMOS UV-EPROM-based chip has "universal" and "regional" buses to interconnect all resources. The universal bus routes true and false signals from each of the 52 I/O pins to all sections of the chip, while the regional buses perform local routing of the Q and Q flip-flop outputs within each of the chip's four quadrants.

Each I/O line has an input latch as part of the configurable logic cell. Also, in the cell are two more flip-flops, three sum terms and three array inputs. The three sum terms can be combined to provide sum-term options of 4, 5, 9, or 13 product terms. The ATV5000 can also bury both registers in the I/O cell and still deliver a combinatorial signal to an output pin. It can also feed the Q output of its primary logic-cell flip-flop to an I/O pin and simultaneously directly feed back the combinatorial term. Each buried cell contains one sum term with five product terms, a flip-flop, and individual Preset, Clear and Clock terms.

The ATV5000 also has eight dedicated input lines for clock signals or for other logic functions. Standard off-the-shelf third-party software and programming tools can be used to start new designs. The circuit can run at up to 50 MHz and will initially come in a 68-lead windowed, ceramic J-leaded chip carrier or a windowed PGA. In lots of 100, the J-leaded unit sells for $95. Delivery is from stock.

Atmel Corp., 2125 O'Neil Dr., San Jose, CA 95131; Steve Sharp, (408) 441-0241.

ADVERTISMENT
Fiber-Optic Connector Simply Crimps Onto Cable

One of the least-attractive aspects of using fiber-optic connectors has been the epoxy that's needed for assembly. Epoxy significantly increases the cost of each termination and adds extra equipment, time, and, not least, a mess. Generally, earlier attempts at epoxyless connectors haven't had the mechanical strength to retain the fiber. But now, AMP dodges the epoxy headache with its LightCrimp technology, which enables a 2.5-mm bayonet connector to be simply crimped onto fiber-optic cable with no epoxy, oven, or UV curing.

The cornerstone of the technology is its epoxyless fiber-retention system, which, combined with simple hand tools, completes a fiber termination in less than two minutes. All that's required is a two-step crimp, a cleave, and a 30-second polish.

Double clamping is the key to the LightGuide system. A front fiber clamp prevents pistoning, which is an in-and-out movement of the fiber in the connector due to thermal cycling, while a rear buffer clamp increases the termination's tensile strength. The crimping and cleaving tools are inexpensive and easy to use, requiring minimal skill.

One personal goal AMP set for the epoxyless connectors is insertion loss and mechanical performance equal to that of epoxy connectors. With that in mind, AMP achieved an insertion loss of less than 1 dB, using 62.5-μm multimode cable. Durability is 500 cycles.

The 2.5-mm connector costs from about $6 to $7 apiece, depending on quantity. Total termination cost per connector ranges from $7 to $10. Availability is scheduled for June 1.

AMP Inc., P.O. Box 3608, Harrisburg, PA 17115-3608; (800) 522-6752.

David MaliniaK

Low-Profile Enclosures Contain Workstations

Three models of low-profile computer enclosures are now available to save space and cost for workstation builders. Model 1000 is a disk or diskless enclosure measuring 1.25 in. high by 10.75 in. wide by 10.75 in. deep. It holds a system board and modules for video and local-area-network hookups. In a network or as a standalone workstation, the models 1100 and 1200 enclosures can handle larger systems. The 1100 measures 1.75 in. high by 11.5 in. wide by 13.88 in. deep. Model 1200 is 2.75 in. high, 11.9 in. wide, and 14.75 in. deep.

X-Ray System Fits on Desktop

A microfocus, real-time X-ray system is housed in a self-contained package small enough to fit on a desktop. The Fluoroscan Series 800 inspection system, which can be transported and operated on a cart, inspects a wide variety of components, parts, and assemblies. The system consists of an integrated X-ray cabinet, microfocus X-ray tube, generator, image-forming subsystem, monitor, and multi-axis manipulator. It's well suited for quality-assurance or failure-analysis applications. Call for pricing and delivery.

IRT Corp., 3630 Callan Rd., San Diego, CA 92121; (619) 450-1433.
**NEW PRODUCTS**

**POWER**

---

**DMOSFET PAIR IN AN 8-PIN SOIC HANDLE POWER OF TWO TO-220S**

At first it seems impossible—two power MOSFETs stuffed into just one, tiny, 8-pin SOIC doing the job of a pair of power FETs—each in its own TO-220 package or DPAK. If you need power control in zero volume, Siliconix Si9952DY, Si9950DY, and Si9955DY can do just that for you. These dual DMOSFETs are actually unique power ICs. Both FETs are on the same die, yet still isolated from each other.

The Si9952 contains n- and p-channel FETs each rated at 20 V drain-to-source. The n-channel device carries 3.5 A of maximum continuous current and the p-channel device carries 2.3 A. Peak currents can typically run four times the continuous values. With a gate-to-source voltage of 10 V, on-resistance of the n-channel FET is 100 mΩ maximum while conducting 1 A. Under similar conditions, maximum on-resistance of the p-channel FET is 250 mΩ. This CMOS power pair aims at motor-control applications in next-generation tape and disk drives, and other products where space is at a premium.

The Si9953 and Si9955 hold dual isolated 20-V p-channel and 50-V n-channel FETs, respectively. The former can switch loads in laptop computers, cellular telephones, and modems. The latter can control 24-to-36-V motors in printers, plotters, automobiles (mirror and ventilation-positioning motors), and can also be used for low-power, two-switch dc-dc converters. The p-channel FETs in the Si9953 have specifications similar to the single p-channel device in the Si9952. The 50-V n-channel FETs in the Si9955 can carry 3 A continuously and 7.2 A peak. On-resistance runs a maximum of 130 mΩ.

In lots of 100,000, the Si9952, Si9953, and Si9955 go for $0.92, $0.97, and $1.01 each, respectively.

Siliconix Inc., 2201 Laurelwood Rd., Santa Clara, CA 95054; (800) 554-5565, ext. 1400.

| FRANK GOODENOUGH |

---

**FAST RECTIFIERS TAKE 400 V/4 A, 35 V/12 A**

Today's switching power supplies operate at frequencies beyond the 1- and 5-MHz circuits in the labs. However, the ubiquitous rectifier limits performance. Now Motorola has announced seven, high-speed, dual rectifiers that can handle the switchers of today and tomorrow. In their 3-lead TO-220 packages, the rectifiers' cathodes are tied together, to the center lead, and to the tab. Six of the duals contain power Schottky diodes; the seventh, the MURH840CT, has two 400-V/4-A-perleg, ultrafast silicon diodes. It offers a maximum reverse recovery time of 28 ns. Forward drop equals 1.5 V at 4 A. The highest-voltage Schottkys, the MBR20200CT and MBR20150CT, employ a platinum-barrier metal. They're rated at 200 and 150 V, respectively, and at 10 A/leg. Forward voltage drop is 0.9 V at 10 A. They and the other Schottkys handle dV/dts of 10,000 V/μs. The MBR2535CTL and MBR2530CTL are rated at 35 and 30 V, respectively (12.5 A); the remaining pair at 30 and 15 V (10 A). The forward drop of all four is under 55 mV at rated current. In lots of 100, pricing ranges from $1.63 to $2.94 each.

Motorola Inc., Z201, 5005 E. McDowell Rd., Phoenix, AZ 85008; Larry Baxter, (602) 244-5737. | CIRCLE 327

---

**LEAD-ACID BATTERIES BOAST LONG LIFE**

Applications from portable video-tape recorders to power tools and personal computers can be found for the HP-type sealed lead-acid batteries. The Hitachi cells feature maintenance-free construction and can be used for 260 or more cycles at 100% or for five years in standby service. The compact, lightweight cells help reduce the overall cost of a power-supply system. A safety valve detects rising internal pressure and vents gases as necessary. Call for pricing and delivery.

Maxell Corp. of America, 22-08 Route 20S, Fair Lawn, NJ 07410; (201) 794-5900. | CIRCLE 327
10-BIT MULTISTEP ADC SAMPLES AND CONVERTS AT 40 MHz  FRANK GOODENOUGH

Until about 18 months ago, a 10-bit 40-MHz sampling-rate analog-to-digital converter (ADC) came on a 5-by-7-in. pc board, took 20 W of power from four separate supplies, needed 500 linear feet per minute of cooling air, and cost in the neighborhood of $4000. Its IC successor, the AD9020, a pure-flash ADC, cut all of those numbers by orders-of-magnitude.

Now, startup Signal Processing Technologies (formerly the analog group at Honeywell's Colorado Springs operation) is challenging the flash with a pair of 10-bit ADC chips based on a multistep architecture, the SPT7810 and SPT7814. The SPT7814 runs at minimum word rates to 40 MHz, its cohort at minimum rates to 20 MHz. The SPT7814 is the fastest off-the-shelf, 10-bit ADC that doesn't employ a flash architecture.

The design of these new ICs offers several significant advantages over that of a flash. For starters, they require less silicon area and are thus less expensive, yet they still provide high performance. In hundreds, the top-grade SPT7814, which provides a maximum differential nonlinearity (DNL) of ±1 LSB and guarantees no missing codes, goes for $139 each. Integral nonlinearity (INL) runs a maximum of ±3 LSB. The B-grade SPT7814 offers maximum INLs and DNLs of ±2 and ±5 LSBs, respectively, and costs $109 each in hundreds. Power drain of both ADCs is just 1.5 W from ±5-V rails (about half that of the flash from similar supplies).

The pair's most important and unique feature is its ease of drive. Because the incoming signal looks at the input of a sample-and-hold amplifier rather than a flash ADC's hundreds of comparators, input impedance runs a minimum of 5 pF in parallel with 250 kΩ. That's compared with the flash chip's input impedance of 45 pF (±1 pF) in parallel with 7 kΩ. With such specs, the difference in drive requirements for a 15-MHz input signal isn't consequential. The small input capacitance also keeps the typical overvoltage recovery time (for 500 mV of overdrive) below 10 ns.

Today, virtually all ADCs must give the user ac as well as dc specifications, and these are no exception. With the SPT7814A sampling at 40 MHz, signal-to-noise ratio (less harmonics) runs a minimum of 57, 56, and 50 dB for input signals of 1, 3.58, and 15 MHz, respectively.

All ac specifications run 3 dB poorer for the B-grade units. Under similar input-signal conditions, the effective-number-of-bits (ENOB) rating typically runs 9, 8.5, and 7.5, respectively. Total harmonic distortion (THD) for the A-grade converters at the same three input frequencies runs a minimum of 57, 54, and 46 dB, respectively.

Like flash and many multistep ADCs, the chips contain a 500-Ω reference divider that's driven with ±2.5 V. Three taps on the divider may be driven from adjustable, stiff voltage sources to bring the INL to 12-bit accuracy.

In fact, if 12-bit dc accuracy is required, microcontroller-directed autocalibration could be added around the converters. Just add a 14-bit digital-to-analog converter to drive the input and a trio of 8-bit DACs to trim the divider.

Other specifications include typical small-signal bandwidths of 150 and 120 MHz for the 7814 and 7810, respectively, and an aperture uncertainty of just 5 ps for both. These specifications lend the ADCs to undersampling applications. In addition, the reference dividers have a typical bandwidth of 50 MHz, which can turn the chips into multiplying ADCs. Unique applications will thus result, stimulating the imagination of analog designers. In addition to its 12 ECL data-output lines, an overrange ECL output is available. The ADCs are packaged in 28-pin double-width ceramic DIPs rated for the commercial-temperature range. Military devices will be available in the near future.

Pricing for the SPT7810 starts at just $99 each in 100s.


CIRCLE 328
SHA GRABS 10-V SIGNALS TO 16-BIT ACCURACY IN 500 NS

Currently, monolithic sample-and-hold amplifiers (SHAs) can grab 2-V signals to 12-bit accuracy in under 50 ns (Electronic Design, May 23, p. 29). But it will be a long time, if ever, before a monolithic chip can match Datel’s hybrid SHM-945: The chip can acquire a sample of a 10-V signal to 0.0067% (16 bits) of full-scale accuracy in 500 ns maximum. With another 150 ns, it grabs a 20-V step to similar accuracy. If only 14-bit accuracy is needed, those times drop to maximums of 350 and 400 ns, respectively. A differential input architecture make such performance possible.

In many applications, users want dynamic (ac) performance spelled out. The SHM-945 offers a minimum, total harmonic distortion of –96 dB (15.6 bits) below full scale for 10-V pk-pk inputs, from dc to 10 MHz. Small-signal and full-power bandwidths run a minimum of 12 and 1.6 MHz, respectively.

Unlike most SHAs, the SHM-945 has differential input and hold capacitors on both op-amp inputs. The differential input rejects common-mode noise and permits operation from balanced lines. The capacitor on the op amp’s plus input turns charge-injection effects (periodic error) into a common-mode error and rejects it. Additional circuits compensate for dielectric absorption and feedthrough. Gains of 0.5, 1, or 2 are set by pin-strapping. A gain of two lets the SHA drive, a doubly terminated line without a 6-dB loss. In OEM lots, commercial and military grades run $79 and $87 each, respectively.

Datel Inc., 11 Cabot Blvd., Mansfield, MA 02048; Bob Leonard, (508) 339-3000. A

FILTERS BUILD REAL-TIME ANALYZER

Though digital-signal processing seems to be the technique of choice for frequency analysis, it will quite a while before it replaces most real-time filter applications. And National Semiconductor’s LMF380, a triple, one-third-octave, switched-capacitor ICF filter will aid the accuracy of that prediction. The chip contains three, 4th-order Chebyshev bandpass sections whose center frequencies are spaced one-third of an octave apart, lending them to real-time spectrum-analysis applications from 0.125 Hz to 25 kHz. Just ten LMF380s in a comb filter can cover the audio band from 15.7 Hz to 25 kHz.

As with all switched-capacitor filters, the center frequency of the LMF380’s three Chebyshev filters (filters 1, 2, and 3) is proportional to the chip’s clock. The three center frequencies are located at fclk/50, fclk/62.5, and fclk/80, respectively. An on-chip clock can be built with a crystal between pins 6 and 7, or a clock can be fed to pin 6. In addition to driving the filters, the clock feeds a divide-by-two circuit, the output of which is connected to pin 10 (clock out). That output becomes the clock input to the next lower-frequency filter in the comb. Running off ±5 V, the IC swings its output ±4 V and draws 9 mA. In 100s, the commercial LMF380 goes for $8.50 each in a 16-pin plastic DIP or 20-pin PLCC. Small quantities are available from stock.

National Semiconductor Corp., 2900 Semiconductor Dr., Santa Clara, CA 95052-8090; Kay Hoang, (408) 721-2302. K

FASTEST 8-BIT FLASH ADC SAMPLES SIGNALS AT 500 MHz

By adding a pair of sample-and-hold amplifiers (SHAs) ahead of a pair of flash ADCs, Micro Networks offers the fastest 8-bit analog-to-digital converter, the MN6900. It samples at a minimum of 500 MHz, but unlike most flash ADCs, it typically provides seven effective bits of accuracy at Nyquist. That is, the ADC samples 250-MHz sine waves at 500 MHz. The effective-bits rating runs 7.6, the most you can expect from an 8-bit ADC handling 10-MHz sine waves. The two-chip ADC comes in an 84-pin, multilayer-ceramic stripline package. The smaller chip is a dual SHA; the larger one is a dual, flash ADC.

The MN6900 attains its speed by letting the two ultra-fast SHAs alternate—sample the input. While one SHA acquires the signal, the other holds an earlier sample as its associated ADC converts. The SHAs have aperture jitter of typically just 2 ps. The MN6900’s full-power bandwidth of 1200 MHz—over four times Nyquist—adapts it for undersampling (digitizing bandlimited signals greater than Nyquist). The SHAs also provide a differential input and gain, giving the ADC a full-scale input as low as ±135 mV, not the typical 2 V.

The MN6900 drops the chance of a bad bit to one every 50 days, sampling at 500 MHz. The MN5900’s partner, the MN6901, has a single SHA and ADC. It provides similar performance, sampling 125-MHz signals at 250 MHz. In 100s, the MN6900 runs $990 each and the MN6901 costs $450 each. Small quantities are in stock.

Micro Networx Inc., 324 Clark St., Worcester, MA 01606; Russ Mullet, (508) 732-0800. A

FRANK GOODENOUGH

154 ELECTRONIC DESIGN JUNE 27, 1991
10Base-T Transceiver Boasts Low-Power Consumption

Running on one-half to one-third the power used by bipolar equivalents, the 83C94 CMOS 10Base-T transceiver from includes attachment-unit-interface (AUI) features for use in embedded or external media-attachment units (MAUs). The device works with twisted-pair media and draws a typical 35 mA, compared to 350 mA required by the nearest competitive bipolar product. In addition to a low-power idle mode, the 83C94 draws just 250 µA in a power-down mode.

For embedded applications, the transceiver works with Seeq’s 8003 or 8005 Ethernet data-link controllers through the company’s 8023 Manchester-code converter or standard Manchester encoder/decoders. For external asynchronous MAU applications, the 83C94 is located on a separate circuit board outside the data-terminal equipment and connects through a standard Ethernet AUI, AUI signals on the 83C94 transmit and receive data, and report collisions. LED outputs are included for MAU functions, such as transmit, receive, link integrity, jaber, collision, and autopolarity detection and correction.

Packaged in a 28-pin DIP or PLCC, the 83C94 is available now. The DIP version is priced at $9.75 each in quantities of 1000.

Seeq Technology Inc., 1849 Fortune Dr., San Jose, CA 95131; (408) 432-7400. Circle 337

Milt Leonard

Signal-Coding DSP Chips Target Digital Cellular Designs

Based on the DSP1600 core fixed-point technology of AT&T Microelectronics, the WE DSP1610 and WE DSP1616 are optimized for signal-coding applications in digital cellular-communications systems. Signal-coding algorithms are processed by special bit-manipulation instructions added to the basic DSP core. To accelerate these algorithms, each device has a 36-bit-wide barrel shifter that performs single-cycle left and right arithmetic and logic shifts on data in an accumulator.

Other features include single-cycle data normalization with exponent calculation, and single-cycle bit-field extract and insert instructions. Using only half of its real-time processing capacity, each IC executes the VSELP speech coder/decoder algorithm, which meets the IS-54 standards.

The DSP1610 includes an 8192-word-by-16-bit dual-port RAM for storing downloaded software. housed in a 132-pin plastic quad flat pack, the 30-MIPS version is now available for $125 each in quantities of 10,000. The 40-MIPS version is available for sampling.

The DSP1616 comes in a 100-pin plastic quad flat package, and has a 12,288-word-by-16-bit ROM and a 2048-word-by-16-bit dual-port RAM. Samples of both 30- and 40-MIPS versions will be available in October, with production scheduled for the first quarter of 1992. Sample price is $35 each in quantities of 10,000 (30 MIPS).

AT&T Microelectronics, Dept. 52AL0404 20, 555 Union Blvd., Allentown, PA 18103; (800) 372-2447, ext. 802. Circle 333

Milt Leonard

Modem Module Trims Board Space And Cost

Requiring just 2 in.² of pcb-board space, the 0.5-in.-high CH1776 modem module turns the full V.22/212A 1200-baud modem function into a single board-mountable component. The module is fully FCC Part 68 approved and responds to the standard “AT” command structure. Two interfaces are included: a serial port to connect to the host system and a two-wire interface to the telephone. Able to operate from 5 V, the module can be used as a service and diagnostic port for remote diagnostics and update. In 1000-unit lots, the module sells for $59.95 each.

Cermek Microelectronics Inc., 1308 Borregas Ave., Sunnyvale, CA 94089; Mark McKinnon, (408) 752-5000. Circle 334

CIRCLE 142

ShindengenAmerica, Inc.

2649 Townsgate Road, Suite 200
Westlake Village, CA 91361
Toll Free (800) 634-3654 (West)
Toll Free (800) 543-6525 (East)
FAX (805) 373-3710

CALL OR WRITE US FOR A FREE 1991 CATALOG.
**NEW PRODUCTS**

**INSTRUMENTS**

---

**Timer-Counter Features**

**Analysis Functions**

The PM 6680 timer-counter includes a wide variety of time- and frequency-analysis tools. In addition to the usual scaling, mean, min/max, and standard deviation, the PM 6680 features integration and measurement variables (current, previous, and reference). These functions permit easier measurement of drift and drift rate, for example. Measurement rates to 2000 readings/s are possible with normal resolution and to 5000 readings/s with reduced resolution. Trigger arming can be delayed by a discrete number of events or by a selected time period with 100-ns resolution. The instrument also measures phase, duty factor, and peak voltage. The PM 6680's resolution is 500 ps for single-shot time intervals. Basic frequency range is 225 MHz, extendable to 2.7 GHz. Frequency measurements can be made with 9-digit/s resolution. The PM 6680 costs $2000.

*John Fluke Mfg. Co., P.O. Box 9090, Everett, WA 98206-9090; (206) 347-6100.*

---

**Embedded VXI CPU Offers**

**Real-time, Distributed Control**

With the VXIcpu-030 embedded controller, designers can develop distributed VXI systems with real-time control capability and can network VXI mainframes with standard workstations, PCs, file servers, and terminals. The module is a one-slot, C-size, 68000-based controller that runs VxWorks real-time operating system from Wind River Systems, Alameda, Calif.

The VXIcpu-030 offers complete VXI functionality, GPIB control, and Ethernet capability, and comes with 2 Mbytes of shared RAM. A SCSI port and two serial ports are provided. Options available include eight additional serial ports, an internal hard-disk drive, a 68882 floating-point coprocessor, and extended RAM.

The unit can directly control VXI registers, memory, interrupts, and triggers. It can also act as a message-based commander with full resource-manager capability. Able to access all VXI address spaces, the VXIcpu-030 can perform 8, 16, and 32-bit data transfers. For fast shared-memory communication, the on-board RAM is dual-ported to the VXIbus. The module is compatible with revision 1.3 of the VXIbus standard and with IEEE-488.2.

The VXIcpu-030 has software for real-time programming with the VxWorks operating system. To develop the application software to execute on the module, users need a VxWorks development kit from National Instruments. Designers that have a VxWorks development system go for $19,500 and the VXIcpu-030 board-support packages cost $600.

*National Instruments Inc., 6504 Bridge Point Pkwy., Austin, TX 78730-5039; (800) 434-3488 or (512) 794-0100.*

**John Novellino**

---

**Portable Generator**

**Spans 2 to 8 GHz**

LSI techniques and GaAs MMIC technology made it possible to create a 2-to-8-GHz programmable signal generator in a handheld package that uses only 10 W of 120-V ac power. The Model 8001 covers its frequency range in 1-MHz steps with a guaranteed output power of +10 dBm. Phase noise at a 20-kHz offset is ~80 dBc (~90 dBc typical). An FM modulation input accommodates FM rates to 200 kHz and deviations from 0 to 40 MHz. Programming is through a TTL-compatible parallel BCD data bus. Users can select a 350-ms or 20-ms band-switching speed. The slower speed offers better noise performance. The unit measures 2.52 by 7.45 in. and weighs 2.5 lbs. The Model 8001 costs $3750, with delivery in 90 days.

*April Instrument Corp., P.O. Box 62046, Sunnyvale, CA 94088; (415) 964-8379.*

**Fast Logic Analyzers**

**Feature Long Memories**

Two extended-memory logic analyzers aim at applications that require very large memories for proper analysis of microprocessor systems. The T-132D's acquisition memory ranges from 2048 kbits on 8 channels to 512 kbits on 32 channels. The T-132EM records up to 8 Mbits on 8 channels and up to 2 Mbits on 32 channels. Both units feature synchronous and asynchronous recording to 500 MHz, synchronous harmonic recording from an external clock source, three-level triggering to 250 MHz, and an easy-to-learn user interface. Hosted from a PC running Outlook software or a GPIB controller, multiple analyzers can be combined to handle up to 448 channels. The T-122D and T-122EM cost $49,500 and $64,500, respectively. Delivery is within 90 days.

*Outlook Technology Inc., 200 E. Hacienda Ave., Campbell, CA 95008; (408) 374-2990.*

**Data-Acquisition Module Is Flexible**

The DI-120 universal data-acquisition module supplies built-in signal conditioning, excitation, and analog-to-digital conversion for all types of transducers. The module features two differential input channels, input-to-output isolation to protect the computer and operator, and high-dB common-mode rejection for low-noise measurements. Resolution is 10 bits with a 600-sample/second digitizing rate. Versions are available for IBM, Apple II, and Macintosh personal computers. The units come with software drivers for Apple Basic and Quick Basic and a variety of sample programs. The optional Soft-120 software supports real-time display and continuous disk streaming on IBM PCs with VGA displays. The DI-120 module costs $650, and Soft-120 goes for $345.

*Dataq Instruments Inc., 825 Sweitzer Ave., Akron, OH 44311; (216) 434-4284.*

---

**John Novellino**

---

**JUNE 27, 1991**
New Products/Services Presented By The Manufacturer.

To Advertise, Call JEANIE GRIFFIN At 201/393-6080

Globe's handles and ferrules are available in aluminum, steel, brass or stainless steel and can be finished to meet MIL, QQ and other standards in thirty protective and decorative finishes. Globe, the specialists in custom handles and ferrules, will also fabricate handles and ferrules to your specifications. Call, write or fax to receive Globe's 204-page catalog on handles and ferrules and our complete line of electronic hardware.

GLOBE ELECTRONIC HARDWARE
34-24 56TH STREET • WOODSIDE, NY 11377
(800) 221-1505 • NEW YORK: (718) 457-0303
FAX: (718) 457-7493

IEEE 488.2
Hardware for IBM PC/AT, Micro Channel, Sun, Macintosh, DEC, and NeXT.

Software for DOS, UNIX, VMS, menu-driven and icon-driven environments.

IEEE 488 extenders, analyzers, converters, analog I/O, and digital I/O.

Call for your free IEEE catalog

IOTECH
IOTECH, Inc. • 25971 Cannon Road
Cleveland, Ohio 44146 • (216) 439-4091

IEEE 488.2

NOHAU
CIRCLE 269

NEW
83CL410
SUPPORT

IEEE 488.2

R1 MF

Receiver

M-988 tone Receiver detects R1 MF telephone trunk signals for many applications. A high quality, cost-competitive module.

- Meets AT&T, Bellcore, and CCITT standards
- Needs only +5 volt and -5 volt power supplies
- Low power consumption
- Industry standard pinout

1-800-426-3926
Or: 206-487-1515 Fax: 206-487-2288

TETLONE
CIRCLE 253
High Performance Lexan® FR700 Film
For Barrier Insulation
• UL94 V-0 rated at .010" • High heat resistance of 275°F • Excellent dielectric strength • Easy fabrication—sharp folds, intricate die-cut shapes • Competitively priced • Call for free information:
(800) 451-3147

GE Plastics
Structured Products

ELECTRONIC TEST ACCESSORIES
Over 12,000 time-saving/problem-solving solutions to common testing, hookup and assembly applications. Just ask for it.

Tango®
See for yourself. Call today to order your free PLD design evaluation package.
800 488-0680
695 V4-1000 • FAX: 815 541-3619
ACCEL Technologies, Inc.
6825 Flanders Drive • San Diego, CA • 92121 • USA
Contact us for the representative nearest you.

YOUR AD HERE
Here’s all you have to do:
• Send a B/W or 4C glossy photo.
• Include 13 lines of copy.
• Write a headline of 32 characters or less.
We do all the rest.
No production charges.
We also accept camera-ready art.
Ad size 2½” wide X 3” deep.

D I R E C T C O N N E C T I O N A D S
DIRECT CONNECTION ADS

**DIRECT CONNECTION**

**SIMPLIFY BOARD LAYOUT**

MICRO/Q 1000 ceramic decoupling capacitors share board mounting holes with IC pins to simplify board design. Now add more active devices with increased density in the same space, or design the same package on a smaller board.

Send for your free information.

ROGERS CORPORATION
2400 S. Roosevelt St.
Tempe, AZ 85282
Phone: (602) 967-0624

ROGERS CORP.
CIRCLE 264

Instant Microcontroller

Don't use a microprocessor, use a SmartBlock™ microcontroller module to build your custom controller. Our low cost Dynamic C™ makes programming a snap. A 0.9 x 2.5 inch module includes microphone, memory, time/date clock, eeprom, watchdog, serial ports and more. As low as $89 in quantity. The efficiency of a custom design without the headaches.

Z-World Engineering
1340 Covell Blvd., Davis, CA 95616 USA
Tel: (916) 753-3722
Regular Fax: (916) 753-5141
Automatic Fax: (916) 753-0618
(Call from your fax, hear computer voice, use touchtone dial to request desired data sheets.)

Z-WORLD ENGINEERING
CIRCLE 265

**LOW COST**

Data Acquisition Cards for PC/XT/AT

- A/D converter: single-ended channels. Uses A/D converter. Conversion time is less than 20μs. (Isolated input range: +5V, 0V.) Software trigger mode only.
- D/A converter: single-ended channels. Uses D/A converter. Output range: 0V, 10V.
- Error Routine and Software Example Programs in BASIC and Turbo BASIC.

12 Bit A/D & D/A [PCL812] $395
- A/D converter: single ended inputs. Uses DAC7419. Conversion time less than 20μs. (Isolated input range: +5V, 0V.) Software trigger mode only.
- D/A converter: single-ended channels. Output range: 0V, 10V, 5V.
- Digital Isolation: TTL compatible. Programmed Counter/Timer (8254)
- DMA and interrupt capability. Utility software and sample program in BASIC.

Fast 12 Bit A/D & D/A [PCL713] $795
- D/A converter: single-ended channels. Output range: +5V, 10V, 5V, 0V, +5V, -5V.
- Digital Isolation: TTL compatible. Programmed Counter/Timer (8254)
- DMA and interrupt capability. Utility software and sample program in BASIC.

**NEW!**

**iceMASTER**

**COP8051 68HCl**

Your WINDOW TO EMULATION PRODUCTIVITY

- Easy to learn & use
- Windows interface - user configurable
- FASTER Download - <1 sec typ.
- Source Level debug

A 4K frame trace buffer with advanced searching capabilities.
- Hyperlink On-Line help guides you through the emulation process.
- IceMASTER connects ready-to-use. No configurability or expansion tasks. Works on any PC, Macintosh or IBM-PC.
- Supports more than 50 different 8051 family derivatives. MAHC11 support will be available early in 1991.

Try iceMASTER risk free! Satisfaction Guaranteed or return for a full refund!*

Rental Loued/Year...

* Rentals available for up to 3 devices.

**INTELLIGENT ROM EMULATOR**

$395

- Disassembles 8051 through 80C512 PASM with a single keystroke. Less than 130K.
- Connects to the standard parallel printer port (or a standard printer cable).
- Advanced features include: Save, Load, Nxt, Save, X, Load, Erase, Save, X.
- Address Console with Hall output. Address Snapshot, Trigger input.
- Port data loading via parallel printer port (38K characters per second).
- Full 1 year warranty. Customer support via voice line, fax or dedicated BBS.

**B & C MICROSYSTEMS INC.**

750 N. Pasctoria Ave., Sunnyvale, CA 94086 USA
TEL: (408) 730-5511 FAX: (408) 730-5521

B & C MICROSYSTEMS CIRCLE 267

**DIRECT CONNECTION ADS**

1991 SCHEDULE

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>April 11</td>
<td>March 15</td>
</tr>
<tr>
<td>April 25</td>
<td>March 29</td>
</tr>
<tr>
<td>May 9</td>
<td>April 12</td>
</tr>
<tr>
<td>May 23</td>
<td>April 26</td>
</tr>
<tr>
<td>June 13</td>
<td>May 17</td>
</tr>
<tr>
<td>June 27</td>
<td>May 31</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>July 11</td>
<td>June 14</td>
</tr>
<tr>
<td>July 25</td>
<td>June 28</td>
</tr>
<tr>
<td>August 8</td>
<td>July 12</td>
</tr>
<tr>
<td>August 22</td>
<td>July 26</td>
</tr>
<tr>
<td>Sept. 12</td>
<td>Aug. 16</td>
</tr>
<tr>
<td>Sept. 26</td>
<td>Aug. 30</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>Oct. 10</td>
<td>Sept. 13</td>
</tr>
<tr>
<td>Oct. 24</td>
<td>Sept. 27</td>
</tr>
<tr>
<td>Nov. 7</td>
<td>Oct. 11</td>
</tr>
<tr>
<td>Nov. 21</td>
<td>Oct. 25</td>
</tr>
<tr>
<td>Dec. 5</td>
<td>Nov. 8</td>
</tr>
<tr>
<td>Dec. 19</td>
<td>Nov. 20</td>
</tr>
</tbody>
</table>

To Advertise, Call JEANIE GRIFFIN At 201/393-6080

**LOW COST**

Data Acquisition Cards for PC/XT/AT

- A/D converter: single-ended channels. Uses A/D converter. Conversion time is less than 20μs. (Isolated input range: +5V, 0V.) Software trigger mode only.
- D/A converter: single-ended channels. Uses D/A converter. Output range: 0V, 10V.
- Error Routine and Software Example Programs in BASIC and Turbo BASIC.

12 Bit A/D & D/A [PCL812] $395
- A/D converter: single ended inputs. Uses DAC7419. Conversion time less than 20μs. (Isolated input range: +5V, 0V.) Software trigger mode only.
- D/A converter: single-ended channels. Output range: 0V, 10V, 5V.
- Digital Isolation: TTL compatible. Programmed Counter/Timer (8254)
- DMA and interrupt capability. Utility software and sample program in BASIC.

Fast 12 Bit A/D & D/A [PCL713] $795
- D/A converter: single-ended channels. Output range: +5V, 10V, 5V, 0V, +5V, -5V.
- Digital Isolation: TTL compatible. Programmed Counter/Timer (8254)
- DMA and interrupt capability. Utility software and sample program in BASIC.

**NEW!**

**iceMASTER**

**COP8051 68HCl**

Your WINDOW TO EMULATION PRODUCTIVITY

- Easy to learn & use
- Windows interface - user configurable
- FASTER Download - <1 sec typ., at 115K

A 4K frame trace buffer with advanced searching capabilities.
- Hyperlink On-Line help guides you through the emulation process.
- IceMASTER connects ready-to-use. No configurability or expansion tasks. Works on any PC, Macintosh or IBM-PC.
- Supports more than 50 different 8051 family derivatives. MAHC11 support will be available early in 1991.

Try iceMASTER risk free! Satisfaction Guaranteed or return for a full refund!*

Rental Loued/Year...

* Rentals available for up to 3 devices.

**INTELLIGENT ROM EMULATOR**

$395

- Disassembles 8051 through 80C512 PASM with a single keystroke. Less than 130K.
- Connects to the standard parallel printer port (or a standard printer cable).
- Advanced features include: Save, Load, Nxt, Save, X, Load, Erase, Save, X.
- Address Console with Hall output. Address Snapshot, Trigger input.
- Port data loading via parallel printer port (38K characters per second).
- Full 1 year warranty. Customer support via voice line, fax or dedicated BBS.

**B & C MICROSYSTEMS INC.**

750 N. Pasctoria Ave., Sunnyvale, CA 94086 USA
TEL: (408) 730-5511 FAX: (408) 730-5521

B & C MICROSYSTEMS CIRCLE 267

**DIRECT CONNECTION ADS**

1991 SCHEDULE

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>April 11</td>
<td>March 15</td>
</tr>
<tr>
<td>April 25</td>
<td>March 29</td>
</tr>
<tr>
<td>May 9</td>
<td>April 12</td>
</tr>
<tr>
<td>May 23</td>
<td>April 26</td>
</tr>
<tr>
<td>June 13</td>
<td>May 17</td>
</tr>
<tr>
<td>June 27</td>
<td>May 31</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>July 11</td>
<td>June 14</td>
</tr>
<tr>
<td>July 25</td>
<td>June 28</td>
</tr>
<tr>
<td>August 8</td>
<td>July 12</td>
</tr>
<tr>
<td>August 22</td>
<td>July 26</td>
</tr>
<tr>
<td>Sept. 12</td>
<td>Aug. 16</td>
</tr>
<tr>
<td>Sept. 26</td>
<td>Aug. 30</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Issue Date:</th>
<th>Ad Close</th>
</tr>
</thead>
<tbody>
<tr>
<td>Oct. 10</td>
<td>Sept. 13</td>
</tr>
<tr>
<td>Oct. 24</td>
<td>Sept. 27</td>
</tr>
<tr>
<td>Nov. 7</td>
<td>Oct. 11</td>
</tr>
<tr>
<td>Nov. 21</td>
<td>Oct. 25</td>
</tr>
<tr>
<td>Dec. 5</td>
<td>Nov. 8</td>
</tr>
<tr>
<td>Dec. 19</td>
<td>Nov. 20</td>
</tr>
</tbody>
</table>

To Advertise, Call JEANIE GRIFFIN At 201/393-6080
SPDT switch dc to 5GHz with built-in driver

Truly incredible...a superfast 3nsec GaAs SPDT reflective switch with a built-in driver for only $19.95. So why bother designing and building a driver interface to further complicate your subsystem and take added space when you can specify Mini-Circuits' YSW-2-50DR?

Check the outstanding performance specs of the rugged device, housed in a tiny plastic case, over a -55°C to +85°C span. Unit-to-unit repeatability for insertion loss is 3-sigma guaranteed, which means less than 15 of a 10,000-unit production run will come close to the spec limit. Available for immediate delivery in tape-and-reel format for automatic placement equipment.

New...ZYSW-2-50DR Connector Version (SMA) available, $59.95 (1-9)

SPECIFICATIONS

<table>
<thead>
<tr>
<th></th>
<th>dc-500MHz</th>
<th>500-2000MHz</th>
<th>2000-5000MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>YSW-2-50DR</td>
<td>0.9</td>
<td>1.3</td>
<td>1.4</td>
</tr>
<tr>
<td>ZYSW-2-50DR</td>
<td>20</td>
<td>20</td>
<td>24</td>
</tr>
<tr>
<td>Isolation, typ (dB)*</td>
<td>22</td>
<td>22</td>
<td>26</td>
</tr>
<tr>
<td>1dB compression, typ (dBm @ in port)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF input, max dBm (no damage)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VSWR (on), typ</td>
<td></td>
<td>1.4</td>
<td>30</td>
</tr>
<tr>
<td>Video breakthrough to RF, typ (mV p-p)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise/Fall time, max (nsec)</td>
<td></td>
<td>3.0</td>
<td></td>
</tr>
</tbody>
</table>

PRICE

YSW-2-50DR $19.95 (1-9)
ZYSW-2-50DR $59.95 (1-9)

*typ isolation at 5MHz is 80dB and decreases 5dB/octave from 5-1000 MHz

CIRCLE 121
Adjust your battery to any voltage.

Finally, a true micropower switching regulator with user-adjustable current limit. Linear's new LT1073 is a versatile micropower switching regulator optimized for single-cell inputs. It's small, simple, efficient, and delivers all the features you need right now.

- Only three external parts needed
- Operates at supply voltages from 1.0V to 12V
- Startup guaranteed at 1.0V
- Consumes only 95µA supply current
- Space-saving 8-pin Mini-DIP or SO8 package
- Works in step-up, step-down, or inverting mode
- Low-battery detector comparator on-chip
- User-adjustable current limit
- Internal 1 amp power switch
- Fixed or adjustable output voltage versions
- Programmable current limit with single resistor
- No frequency compensation required

Operation of the LT1073 is guaranteed down to 1.0V, so you can squeeze more useful energy out of a battery. Its duty cycle is set at 72%, optimizing operation where $V_{OUT} = 3V_{IN}$. And the LT1073 delivers 5V at 40mA from a single cell, and 5V at 100mA from a 3V input.

The LT1173 is optimized for higher input voltages (two or more cells) up to 30V.

It's ideal for low-to-medium power step-down applications. The LT1173 features a 50% duty cycle and operates with as little as 2 volts input. Both the LT1073 and LT1173 are available now. Pricing in quantities of 100 are $3.15 for the LT1073CN8 and $2.40 for the LT1173CN8. For true micropower switching solutions and more details on these new parts contact: Linear Technology Corporation, 1630 McCarthy Blvd., Milpitas, CA 95035. Or call toll free 800-637-5545.