AUTOMATED TOP-DOWN DESIGN FLOURISHES AT DAC

- MICROPPOWER OP AMPS WORK FROM 2-V RAILS
- INTEGRATOR IC CONVERTS PICOAMPERES TO VOLTS
- CAREERS SPECIAL: RESULTS OF READER OPINION SURVEY
Once again, Lattice leads the market with the world’s fastest CMOS 22V10. The 10ns, GAL22V10B-10. Thanks to our E^2CMOS® technology, this GAL® device runs at a cool 90mA typical Icc. And it’s 100% tested. When it comes to high performance and high quality, no one can match the Lattice family of leading-edge, E^2CMOS GAL devices.

To have a free sample and a GAL Data Book shipped to you, just call 1-800-FASTGAL. Ask for Department 304.

Lattice Semiconductor Corporation
5555 Northeast Moore Court • Hillsboro, Oregon 97124
Leader in E^2CMOS PLDs™

Copyright © 1991, Lattice Semiconductor Corporation. GAL and E^2CMOS are registered trademarks of Lattice Semiconductor Corporation.

CIRCLE 157 FOR LITERATURE
Once again, HP has its name in lights.

Leave it to HP to premiere the very first SMT LED offering the brightness, clarity, and color choices of through-hole LEDs.

As one of the world’s most experienced LED suppliers, HP wrote the book on high-performance LEDs. Now you can see the same star performance on tape, because our new LED is compatible with tape-fed automatic pick & place equipment and SMT solder processes.

Its small footprint means you can pack more imprints per board. Yet it conforms to the EIA-535 BAAC standard specification for case size 3528 tantalum capacitors.

But we haven’t let the bright lights go to our head. Our new SMT LED is competitively priced and multi-sourced.

A class production all the way, these new LEDs are designed to meet most quality and reliability standards, eliminating the need for incoming inspection.

Once again, HP sets the stage for quality, reliability, and innovation. To get the star treatment from HP, call 1-800-752-0900, ext. 2367, and ask for our FREE red & green SMT LED sample kit. And see what the biggest name in lights can do for you.

There is a better way.
Outside, all disc drives look the same.

It's really what's inside that counts.

SEAGATE TECHNOLOGY

Outside, all disc drives look the same. It's really what's inside that counts.

SEAGATE TECHNOLOGY

Outside, all disc drives look the same. It's really what's inside that counts.

SEAGATE TECHNOLOGY
Apart from our nameplate, a Seagate disc drive looks much like any other when viewed from the outside. But it’s the tangible and intangible elements we put inside that make a Seagate drive really shine.

If you could see inside you’d find the best components available. Many of them — such as discs, motors, semiconductors and thin-film heads — we design and build ourselves, allowing us to control their quality, cost and availability. Most of what we don’t manufacture is obtained from a select group of vendors who must meet our strict Supplier Certification Program criteria. This guarantees consistently high quality and continual conformance to our customers’ requirements.

Technology is another key Seagate ingredient. As the holder of over 200 disc drive patents, we constantly develop state-of-the-art technologies to enhance the value of our products to our customers. For example, Zone Bit Recording™ increases the amount of information that can be stored on a disc. But besides increasing the drive’s capacity and throughput, ZBR™ technology can reduce the required number of heads and discs, thereby reducing costs, increasing performance and making the drive significantly more reliable.

The third major factor that sets Seagate drives apart is our commitment. You see it in the inspired dedication of our employees: like our engineers, who apply the latest technology advances to our current models. In our assemblers and technicians, who are committed to producing defect-free products. And in our sales, customer service and technical support groups, who continually go the extra mile to ensure complete customer satisfaction.

But most of all, Seagate drives are built upon experience: the market insight and technical knowhow that can only come from selling more than 25 million drives since the industry’s inception. It’s the kind of experience you won’t find at any other disc drive company.

To be sure you’re getting Seagate quality and technology inside where it counts, make sure there’s a Seagate nameplate on the outside. For more information, contact Seagate at 800-468-DISC, or 408-438-6550.
47 DESIGN AUTOMATION TAKES OVER MORE TASKS EARLY ON
Top-down design, logic synthesis, VHDL, and concurrent engineering are among the hot spots at DAC.

77 BRIDGING THE SIMULATION AND HARDWARE PROTOTYPING GAP
The integration of a DSP design environment and a waveform generator links DSP simulation and test.

89 EXPLOIT DIGITAL ADVANTAGES IN AN SSB RECEIVER
Improvements in digital conversion technology help radio designers take advantage of digital architectures.

97 A STEP-BY-STEP GUIDE TO PROGRAMMABLE DELAYS
When digital systems need variable delays, commercial devices, home-brew circuits, or semicustom LSI designs can do the job.

132 INTEGRATOR IC CONVERTS PICOAMPERES TO VolTS
Dual switched device has two identical and independent integrators. Each converts minute currents to voltages over a wide dynamic range.

135 LOW-VOLTAGE, MICROPWR OP AMPS COME OF AGE
Three op amps run off 2- to 2.5-V rails—their current drains range from 1.2 µA to 700 µA; slew rates range from 3 to 500 V/ms.
14 EDITORIAL

18 TECHNOLOGY BRIEFING
EDA vendors validate CFI efforts

23 TECHNOLOGY NEWSLETTER
• Low-power CW laser writes circuit lines
• SSI gets Signetics' 13-GHz QUBiC process
• X-ray stepper crafts features under 0.35 µm
• Power, packages shrink for LCD drivers
• SGS readies class-0.1 fab in Grenoble
• JEDEC task force eyes package standards
• Software simplifies system diagnostics
• Multichip-module pact promises lower costs
• USAF contracts MCC for module coatings

31 TECHNOLOGY ADVANCES
• Multimillion-transistor budget delivers supercomputer-like chip
• Digital 1.2-µm process yields CMOS op amp with gain bandwidth of 800 MHz
• Hardwired FPGAs trim system costs once patterns are firmed up
• Automatic on-line inspection and repair boosts LCD production yield

109 IDEAS FOR DESIGN
• 15-V supply is isolated to 2500 V
• Circuit converts period to voltage
• Divide input clock frequency

117 CAREER SURVEY
Bringing a reliable product to market on time—there’s the rub, engineers say

123 QUICK LOOK
• Perspectives on Time-to-Market: Executing a project plan
• Down-to-earth forecast for multichip modules
• IEEE standards go onto CD ROM disks
• Survey: How designers are specifying DRAMs

129 PEASE PORRIDGE
What’s all this cottage-cheese stuff, anyhow?

NEW PRODUCTS
139 Digital ICs
Microcontrollers deliver high-end features with 8-bit prices
142 Software
143 Computer Boards
68040 VME SBC bolsters performance using ASICs
145 Computers & Peripherals
146 Computer-Aided Engineering
147 Instruments

150 INDEX OF ADVERTISERS
153 READER SERVICE CARD

COMING NEXT ISSUE
• Design team issues: Using boundary scan in design for testability
• Attaining testability with hierarchical design
• Sort out RISC and CISC processors for embedded systems
• Using new, powerful mid-range digital storage oscilloscopes
• Innovative energy-management chips for PC battery systems
• First details on new high-voltage op amps
• Flexible programming for FPGAs keeps delays short
• PLUS:
Pease Porridge
QuickLook
Ideas for Design
Technology Advances
ONE MILLION TRANSISTORS AND

We’re talking better than the best ECL performance at a fraction of the power. And for high frequency designs, Vitesse GaAs chips are lower power than BiCMOS.

Our prices won’t guzzle your budget either—our GaAs chips can give you better performance for your dollar than BiCMOS.
THE BLINDING SPEED OF GaAs.

For more information on our ASIC and standard products with integration levels up to 350K gates, call Vitesse at (805) 388-7455. And leave the competition in the dust.

<table>
<thead>
<tr>
<th>FX Arrays</th>
<th>Raw Gates</th>
<th>Usable Gates</th>
<th>Availability</th>
</tr>
</thead>
<tbody>
<tr>
<td>FX100K</td>
<td>102,000</td>
<td>Up To 70,000</td>
<td>Now</td>
</tr>
<tr>
<td>FX200K</td>
<td>195,000</td>
<td>Up To 137,000</td>
<td>Now</td>
</tr>
<tr>
<td>FX350K</td>
<td>353,000</td>
<td>Up To 177,000</td>
<td>Summer 1991</td>
</tr>
</tbody>
</table>

VITESSE
The GaAs Company.

CIRCLE 130
A New EDA Solution from a World Leader in Technology
Including:
SIFRAME Framework

DESIGN ENTRY
- Schematic Capture
- VHDL
- EDIF Netlist

DESIGN VERIFICATION
- Analog, Digital & Mixed-mode Simulation
- Hardware Modeling
- Soft Macro Library
- Timing Analysis

LOGIC SYNTHESIS

TEST ENGINEERING
- Thermoanalysis
- Reliability Analysis
- Auto Test Pattern Generation

PCB LAYOUT

ASIC LAYOUT
CAM
- Panelization
- Optimization
- Auto Insertion
- Test Preparation

Previewing at the
28th Design Automation Conference
June 17-21, 1991, San Francisco
Booth 539
Finally, engineering software that clears the way to problem solving without programming.

```
void serviceid() {
    int stat, byte;
    /* serial poll */
    byte=hpib_poll(eid);
    if (byte<0) exit(1);
    printf("SRQ Probe\n"), return;
    stat=my_read(eid, DVM_)
    if (stat>0) {
        buffy[stat] = '0';
        printf("Data from instrument\n"),
    } else printf("I/O read error\n"), return;
}
main() {
    int busid, stat, MTA, MLA;
    char command[MAXCHARS];
    busid=open("/dev/hpib7", O_RDWR); /* open raw HP-IB for
    MTA=hpib_bus_status(busid, CURRENT_BUS_ADDRESS) + 64;
    MLA=hpib_bus_status(busid, CURRENT_BUS_ADDRESS) + 32;
    stat = BUTTON_BIT;
    sprintf(command, "KM%020", stat); /* 2 octal digits */
```

With HP VEE, you simply link the icons.

Computers are great for problem solving, if only programming didn’t get in the way and slow you down. And now, it doesn’t have to. Because the HP visual engineering environment (HP VEE) lets you solve problems without programming.

With HP VEE, you explore solutions visually by arranging and linking icons on the CRT. Each icon represents and executes a specific function for data collection, analysis—from simple mathematics to complex algorithms—and presentation. You don’t have to write a single line of code.

There are two HP VEE software packages for prototyping, experimentation, and problem modeling. HP VEE-Engine, at $995, is a general-purpose tool for analysis and presentation of existing data. HP VEE-Test includes HP VEE-Engine and adds extensive I/O capability, including soft panels and device I/O objects for $5,000.

So, if programming is keeping you from finding solutions, call 1-800-752-0900. Ask for Ext. 2382, and find out how HP VEE clears the way.

*U.S. list prices.

There is a better way.
Because Speed We'll Stop

MACH
Fastest High Density CMOS PLDs
At 15ns

PALCE16V8H-10
Fast Universal CMOS PLD Family
At 10ns

PAL18L8-5
Fast Bipolar PLD Family
At 5ns
Is Everything, At Nothing.

Whatever kind of PLD you need, the fastest comes from AMD.

We'd love it if all our work amounted to "zero." As in zero delay. And we're not far off.

Not surprising—because AMD invented the PAL® device. That's why we know programmables better. And offer you the most choices of the best devices.

Say you want speed, but can't sacrifice density. Don't use our new MACH™ products (Macro Array CMOS High-density) that give you up to 3600 gates and 15ns performance. They're two to three times faster than the competition and cost 40% less.

For more speed, along with low power consumption, try our new 10- and 15-nanosecond CMOS PLDs. Use our 16V8-10s and 20V8-10s anywhere you'd use a GAL® device. Or choose the ever-popular AMD-invented 22V10, at 15ns.

Faster still are our seventh generation bipolar PAL devices. Complete families of 16L8-5s, 20L8-5s, and the 22V10-10s. And for real speed freaks, we're now shipping a 4.5ns bipolar PAL device—the world's fastest TTL programmable logic.

Along with all this speed, we're providing equally fast delivery. In quantity! In fact, we deliver more programmable logic devices than all our competitors combined.

For details, call AMD now at 1-800-222-9323. And let nothing stand between you and your need for speed.

Advanced Micro Devices

Salt Lake City, Utah 84101

CIRCLE 170
The IBM RISC System /
The power you've been seeking

It's a never-ending quest for power seekers. You're always looking for ways to run your favorite applications faster. Well, search no more. The RISC System/6000™ family of POWERstations and POWERservers gives you power that soars as high as 23 MFLOPS.

|                | MFLOPS | MIPS | SPECmark *
|----------------|--------|------|----------
| POWERstation 320 | 8.5    | 29.5 | 24.6     |
| DECstation 5000-200 | 3.7    | 24.2 | 18.5     |

When it comes to porting, your ship has come in. Of course, all the speed in the world wouldn't mean much without the applications you need. So the RISC System/6000 family already has more than 2,500 of the most popular technical and commercial applications up, running and running fast. And if you think you know a good thing when you see it, so do software vendors. That's why you'll also be seeing more and more applications coming on board the RISC System/6000 platform all the time.

And if you like to build your own solutions, there's a full arsenal of enablers and relational data bases from leading vendors, as well as CASE tools and a host of popular programming languages.

A smorgasbord of solutions. Applications already announced include the IBM engineering design packages CADAM®, CAEDS®, CBDS®.
6000 family
for all your applications.

CATIA® and AES. Also available are a broad spectrum of solutions from vendors like Valid Logic, MacNeal Schwendler, Swanson Analysis, SAS Institute, SPSS, Wavefront, Alias, Polygen, Cadence, Fluid Dynamics International, Western Atlas, ECL Petro and createX. Scientific and technical applications are available in areas like physics, structural analysis, chemistry, securities trading, mathematics, earth resources, operations research, visualization, graphics, technical publishing and more. There's also accounting software like FourGen and support for leading UNIX®-based office automation packages. And there are key industry applications for businesses in medical groups, retail stores, newspapers, pharmacies and many more.

Command enormous processing clout.
The RISC System/6000 family is built to boost the performance of the software power seekers use most. It's got the best floating point processor in the business for numerically intensive applications, plus a new superscalar processor and incredible 3D graphics capabilities.

To find out more, call your IBM marketing representative or IBM Business Partner. For literature, call 1 800 IBM-6676, ext. 990.

For the Power Seeker.
TECHNOLOGY-TRANSPARENT DESIGN

In recent years, the month of June has come to represent the annual convening of the top computer-aided-engineering companies at the Design Automation Conference. This conference, with its focus on better, faster methods of handling complex designs, continuously grows in importance to us at ELECTRONIC DESIGN because it lies at the very heart of our editorial charter. This year, the conference is set for the Moscone Convention Center in San Francisco from June 16-20 (stop by booth 418 and say hello to ELECTRONIC DESIGN’s editors, who will be there in force). Our preview of this year’s conference, which begins on page 47 of this issue, is once again written by CAE Editor Lisa Maliniak, who gives an incisive analysis of the major trends at DAC ’91. It primarily covers the many new developments in techniques for easing top-down system design.

Much of the top-down design’s success, however, depends on the ease with which designers can convert their designs to hardware—in particular, gate arrays. Here, designers are clearly telling the manufacturers that they want totally open systems, where they need not commit to a particular device until they complete the design. In other words, they want “technology-transparent design” capability. Technology transparency is a term coined by Alberto Sangiovanni-Vincentelli, a professor in the EE and Computer Science departments at the University of California at Berkeley, to describe a designer’s ability to design a system without getting locked in to a particular manufacturer’s device. Designers want the easiest possible way to implement gate arrays without translating their files, or redesigning logic because their system timing, say, is incompatible with the hardware implementation. Basically, says Sangiovanni-Vincentelli, the designer should be able to go effortlessly from one design to the next.

This viewpoint is being echoed by almost everyone in the industry. For example, John East, president and CEO of Actel Inc., says that it’s not just a few customers that have expressed this conviction, but a full 100% of them. However, as a maker of field-programmable gate arrays, he acknowledges that companies like his must swallow hard to support this concept. After all, they are loosening their hold on customers by allowing them to change devices at any time during design or production with ease. However, if they don’t do it, their competitors will, as has been replayed over and over in recent years. East cites, as an example, the early signals given by automobile buyers, as evidenced in the increased sales of Volkswagens, indicating the public’s desire for affordable, gas-efficient automobiles. U.S. auto manufacturers ignored such early warning signals, and have been trying to catch up ever since.

Right now, the electronics industry is also facing early warning signals from its customers. Let’s go for total customer satisfaction now with totally transparent technology, and not wait until it’s too late.

Stephen F. Lucovsky
Editor-in-Chief
<table>
<thead>
<tr>
<th>Specifications</th>
<th>TOSW-230</th>
<th>TOSW-2425</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Freq. Range (MHz)</strong></td>
<td>10-3000</td>
<td>10-25000</td>
</tr>
<tr>
<td><strong>Insert. Loss (dB)</strong></td>
<td>typ: 1.3</td>
<td>typ: 1.8</td>
</tr>
<tr>
<td></td>
<td>max: 1.9</td>
<td>max: 2.7</td>
</tr>
<tr>
<td>10-100MHz</td>
<td>1.3</td>
<td>1.8</td>
</tr>
<tr>
<td>100-1500MHz</td>
<td>1.1</td>
<td>1.8</td>
</tr>
<tr>
<td>1500-3000MHz</td>
<td>1.8</td>
<td>2.2</td>
</tr>
<tr>
<td><strong>Isolation (dB)</strong></td>
<td>typ: 60</td>
<td>typ: 35</td>
</tr>
<tr>
<td></td>
<td>min: 40</td>
<td>min: 25</td>
</tr>
<tr>
<td>10-100MHz</td>
<td>60</td>
<td>40</td>
</tr>
<tr>
<td>100-1500MHz</td>
<td>40</td>
<td>30</td>
</tr>
<tr>
<td>1500-3000MHz</td>
<td>30</td>
<td>25</td>
</tr>
<tr>
<td><strong>1dB Compression (dBm)</strong></td>
<td>typ: 17</td>
<td>typ: 30</td>
</tr>
<tr>
<td></td>
<td>min: 6</td>
<td>min: 27</td>
</tr>
<tr>
<td>10-100MHz</td>
<td>6</td>
<td>17</td>
</tr>
<tr>
<td>100-1500MHz</td>
<td>19</td>
<td>27</td>
</tr>
<tr>
<td>1500-3000MHz</td>
<td>19</td>
<td>28</td>
</tr>
<tr>
<td><strong>VSWR (ON)</strong></td>
<td>typ: 1.3</td>
<td>typ: 1.3</td>
</tr>
<tr>
<td></td>
<td>max: 1.6</td>
<td>max: 1.6</td>
</tr>
<tr>
<td><strong>Switching Time (µsec)</strong></td>
<td>typ: 2.0</td>
<td>typ: 2.0</td>
</tr>
<tr>
<td>(from 50% TTL to 90% RF)</td>
<td>max: 4.0</td>
<td>max: 4.0</td>
</tr>
<tr>
<td><strong>Oper. Temp. (°C)</strong></td>
<td>-55 to +100</td>
<td>-55 to +100</td>
</tr>
<tr>
<td><strong>Stor. Temp. (°C)</strong></td>
<td>-55 to +100</td>
<td>-55 to +100</td>
</tr>
<tr>
<td><strong>Price (10-24)</strong></td>
<td>$39.95</td>
<td>$59.95</td>
</tr>
<tr>
<td><strong>(1-9)</strong></td>
<td>$89.95</td>
<td>$109.95</td>
</tr>
</tbody>
</table>

Now, high-speed, high-isolation switches with built-in drivers, tough enough to pass stringent MIL-STD-202 tests. There's no longer any need to hassle with the complexities of designing a TTL driver interface and then adding yet another component to your subsystem... it's already included in a rugged, low-cost, compact assembly.

Available in the popular hermetically-sealed TO-8 package or a small EMI-shielded metal connectorized case, these tiny PIN-diode reflective switches, complete with driver, can operate over a 10 to 3000MHz span with a fast 2µsec switching speed.

Despite their small size, these units offer isolation as high as 40dB(typ), insertion loss of only 1.1dB(typ), and a 1dB compression point of +27dBm over most of the frequency range. All models are TTL-compatible and operate from a dc supply voltage of 4.5 to 5.5 V with 1.8mA quiescent current.

Switch to Mini-Circuits for highest quality innovative products... and leave the driving to us.

Mini-Circuits
A Division of Scientific Components Corporation
P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500
Fax (718) 332-4661 Domestic and International Telexes: 685244 or 620156
WE ACCEPT AMERICAN EXPRESS

CIRCLE 95
Whether you fax it, fire it, send it, measure it, wire it, compute it, The Analog family of

Precision
With the AD840, AD841 and AD842, there’s no need to trade speed for accuracy. All three settle to 0.01% within 100 ns (840/842) and 110 ns (841) – critical in data acquisition and instrumentation applications – and offer low offset voltages and drifts, and fast slew rates.

FET Input
For op amps requiring low input current, the OP-42, OP-44, AD845 and AD843 are all remarkably fast – slew rates are 58, 120, 100 and 250 V/µs, respectively. In addition, they offer offset voltages of less than 1 mV and extremely low current noise.

Transimpedance Amplifiers
The OP-160, OP-260, AD844, AD846, AD9617 and AD9618 all utilize a current feedback architecture to achieve slew rates from 450 to 2000 V/µs without compromising stability – even in hostile environments. Other benefits include low power dissipation and high unity-gain bandwidth.

If whatever it is you’re trying to do involves high-speed op amps, Analog Devices is the company to call. With our current products and new introductions, we have the broadest line of high-speed op amps available. A line that gives you the right combination of speed, precision, noise and price. So chances are, we’ve got exactly what you need for

Authorized North American Distributors: Alliance Electronics 505-292-3360 • Allied Electronics 817-595-3500 • Anthem Electronics 408-455-1200 • Bell Industries 213-835-6778
shoot it, launch it, land it, test it, display it or air it, we’ve got it. high-speed op amps.

Buffers
If you’re looking for extremely low distortion buffers, look at the specs of the AD9620 and AD9630 — distortion at 20 MHz:
- 73 dBc and — 66 dBc, respectively; fast settling time: less than 8ns to 0.02%; and extremely low noise: 2.2 nV/√Hz.

General Purpose
With the right combination of speed, precision, power dissipation and high output drive capability, the AD827, AD829, AD847, AD848, AD849 and OP-64 are ideal general purpose solutions. And they’re ideally priced solutions — most singles are under $3, and duals are under $5.

Low Noise
It used to be you had to choose between speed or low noise. But with the AD829, you get both. It features voltage noise of 2 nV/√Hz and current noise of 1.5 pA/√Hz with a 50 MHz unity-gain bandwidth. Those specs, combined with the low price of $2.95/100s, make it ideal for both audio and video applications.

whatever application you’re working in. Call us at 1-800-262-5643, or write to Analog Devices, P.O. Box 9106, Norwood, MA 02062-9106, for a complete high-speed op amp selection guide and a free copy of our SPICE model library.

Analog Devices, One Technology Way, Norwood, MA 02062-9106. Distribution, offices and applications support available worldwide.

Future Electronics (Canada) 514-694-7710 • Hall Mark Electronics 214-343-5000 • Newark Electronics 708-784-5100 • Pioneer Technologies Group 216-587-3600

CIRCLE 80
These VCXO's are used to improve a phase distorted or noisy signal by replacing it with the extremely low jitter of the crystal. Typical uses are in T1 (12.352 MHz), DS3 (44.736 MHz) and Sonet. VCXO's are now available with the full operating temperatures, you can be assured that the specified frequency-deviation is what you get for capture range.

Control Voltage Deviation

<table>
<thead>
<tr>
<th>Model</th>
<th>Control Voltage</th>
<th>Deviation</th>
</tr>
</thead>
<tbody>
<tr>
<td>M2001</td>
<td>0.3 to 10V</td>
<td>±175 ppm</td>
</tr>
<tr>
<td>M2002</td>
<td>0.2 to 4V</td>
<td>±75 ppm</td>
</tr>
<tr>
<td>M2003</td>
<td>0.3 to 10V</td>
<td>±300 ppm</td>
</tr>
<tr>
<td>M2004</td>
<td>0.3 to 10V</td>
<td>±125 ppm</td>
</tr>
<tr>
<td>M2005</td>
<td>1.0 to 4V</td>
<td>±75-300 ppm</td>
</tr>
<tr>
<td>M2006</td>
<td>0 to 5V</td>
<td>±150 ppm</td>
</tr>
<tr>
<td>M2007</td>
<td>0.5 to 4.5V</td>
<td>±250 ppm</td>
</tr>
</tbody>
</table>

M2010, M2015

M2010: ±125 ppm
M2015: ±150 ppm

M F Electronics has received the coveted Outstanding Supplier Award for 1991 from SiliconGraphics.

From SiliconGraphics.
Looking for a function generator with all the bells and whistles, like direct digital synthesis, arbitrary waveforms, and modulation, that doesn't cost an arm and a leg?

Take a look at the DS345 from SRS.

At $1895, it's the only function generator you need.

It's a general purpose signal generator with standard waveforms, frequency sweeps, and synthesized accuracy. It's a 40 Msample/sec arbitrary waveform generator with 16k points of non-volatile memory. It's a complex signal source with amplitude, frequency, and phase modulation, complete with synthesized modulation waveforms. It's a remarkably agile source capable of making phase continuous frequency jumps in only 25 ns. And it's all available at the touch of a button.

What other generator has everything you want, and more? For more information about the DS345, call SRS at (408) 744-9040.

STANFORD RESEARCH SYSTEMS

1290 D Reamwood Avenue, Sunnyvale, CA 94089 TEL (408)744-9040 FAX 4087449049 TLX 706891 SRS UD

CIRCLE 152
Over 50 off-the-shelf models...

Having difficulty locating RF or pulse transformers with low droop, fast risetime or a particular impedance ratio over a specific frequency range? Mini-Circuits offers a solution. Choose impedance ratios from 1:1 to 36:1, connector or pin versions (plastic or metal case built to meet MIL-T-21038 and MIL-T-55831 requirements*). Ultra-wideband response achieves low droop and fast risetime for pulse applications. Ratings up to 1000M ohms insulation resistance and up to 1000V dielectric voltage. For wide dynamic range applications involving up to 100 mA DC primary current, use the T-H series. Coaxial connector models are offered with 50 and 75 ohm impedance; BNC standard, request other types. Available for immediate delivery with one-year guarantee. Call or write for 68-page catalog or see our catalog in EEM, or Microwaves Product Data Directory.

*units are not QPL listed

---

**NSN GUIDE**

<table>
<thead>
<tr>
<th>MCL NO.</th>
<th>NSN</th>
</tr>
</thead>
<tbody>
<tr>
<td>FTB-1-75</td>
<td>5950-01-122-0034</td>
</tr>
<tr>
<td>FTB-6</td>
<td>5950-01-226-2775</td>
</tr>
<tr>
<td>T-1</td>
<td>5950-01-133-371</td>
</tr>
<tr>
<td>T-1T</td>
<td>5950-01-133-0666</td>
</tr>
<tr>
<td>T-2</td>
<td>5950-01-133-1215</td>
</tr>
<tr>
<td>T-3</td>
<td>5950-01-133-0286</td>
</tr>
<tr>
<td>T-4</td>
<td>5950-01-154-7826</td>
</tr>
<tr>
<td>T-9</td>
<td>5950-01-105-8153</td>
</tr>
<tr>
<td>T16-1</td>
<td>5950-01-094-7439</td>
</tr>
<tr>
<td>TMO-1-1</td>
<td>5950-01-178-2912</td>
</tr>
<tr>
<td>TMO-1</td>
<td>5950-01-182-6414</td>
</tr>
<tr>
<td>TMO-2</td>
<td>5950-01-182-4038</td>
</tr>
<tr>
<td>TMO-3</td>
<td>5950-01-182-8697</td>
</tr>
<tr>
<td>TMO-4</td>
<td>5950-01-182-7512</td>
</tr>
<tr>
<td>TMO-5</td>
<td>5950-01-182-1012</td>
</tr>
<tr>
<td>TMO-6</td>
<td>5950-01-182-3553</td>
</tr>
<tr>
<td>TMO-7</td>
<td>5950-01-182-0779</td>
</tr>
<tr>
<td>TMO-8</td>
<td>5950-01-182-0174</td>
</tr>
<tr>
<td>TMO-16</td>
<td>5950-01-138-4593</td>
</tr>
</tbody>
</table>

---

**NEW TC SURFACE MOUNT MODELS from 1MHz to 1500 MHz**

<table>
<thead>
<tr>
<th>MCL NO.</th>
<th>NSN</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMO-1-1</td>
<td>5950-01-182-6414</td>
</tr>
<tr>
<td>TMO-2</td>
<td>5950-01-182-4038</td>
</tr>
<tr>
<td>TMO-3</td>
<td>5950-01-182-8697</td>
</tr>
<tr>
<td>TMO-4</td>
<td>5950-01-182-7512</td>
</tr>
<tr>
<td>TMO-5</td>
<td>5950-01-182-1012</td>
</tr>
<tr>
<td>TMO-6</td>
<td>5950-01-182-3553</td>
</tr>
<tr>
<td>TMO-7</td>
<td>5950-01-182-0779</td>
</tr>
<tr>
<td>TMO-8</td>
<td>5950-01-182-0174</td>
</tr>
<tr>
<td>TMO-16</td>
<td>5950-01-138-4593</td>
</tr>
</tbody>
</table>

---

**case styles**

- T, TH, case W 36, X 65, bent lead version, KK61 bent lead version
- TMO, case A 11, T case B 13, FT, FBB, case H 16

---

Mini-Circuits
A Division of Scientific Components Corporation
P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500
Fax (718) 332-4661 Domestic and International Telexes: 6852444 or 620156
### FORMERS

**3KHz-800MHz from $3.25**

<table>
<thead>
<tr>
<th>Case Style Number</th>
<th>Insertion Loss</th>
<th>Price $</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T1-2</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-2</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T3-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-2</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T5-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T6-1</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T1-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T1-2T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-2T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T3-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-2T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T5-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T6-1T</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T1-1TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T1-2TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-1TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T2-2TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T3-1TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-1TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T4-2TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T5-1TH</td>
<td></td>
<td>4.45</td>
</tr>
<tr>
<td>T6-1TH</td>
<td></td>
<td>4.45</td>
</tr>
</tbody>
</table>

### Maximum Phase Unbalance

<table>
<thead>
<tr>
<th>Pri</th>
<th>Max Phase Unbalance</th>
<th>0.1° over 1 dB frequency range</th>
<th>0.5° over entire frequency range</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0.1° over 1 dB frequency range</td>
<td>0.5° over entire frequency range</td>
</tr>
</tbody>
</table>

- **T** denotes 75 ohm models
- **CIRCLE 92**

### Specifications

- **Model**: Formers
- **Frequency Range**: 3KHz-800MHz
- **Price**: From $3.25

---

* FOR A AND B CONFIGURATIONS

- **Maximum Amplitude Unbalance**: 0.1 dB over 1 dB frequency range
- **0.5 dB over entire frequency range**

---

**Product Features**

- **Maximum Phase Unbalance**: 0.1° over 1 dB frequency range
- **0.5° over entire frequency range**

---

**Note**: The image contains tables and diagrams detailing various specifications and configurations for the formers.
Take a Look at LabWindows® 2.0

LabWindows 2.0 brings a new look to data acquisition and instrument control. The new look is graphical—a graphical user interface for your acquisition and control system.

Create a Graphical User Interface
With LabWindows 2.0, you can easily create custom graphics panels to interface with your DOS-based system. Using the graphical editor and standard development tools, you can develop a system that combines data acquisition, data analysis, and data presentation.

Program with C or BASIC
When you develop a system with LabWindows 2.0, you have the benefit of using standard programming languages with development tools designed specifically for data acquisition and instrument control.

Use any Acquisition Hardware
LabWindows 2.0 has libraries of functions to control data acquisition hardware ranging from plug-in boards to industry-standard GPIB, VXI, and RS-232 instruments. You can develop a system with LabWindows to meet all of your measurement and control needs.

RS-232 instruments. You can develop a system with LabWindows to meet all of your measurement and control needs.

Take a look at the new LabWindows 2.0. You’ll like what you see.

NATIONAL INSTRUMENTS
The Software is the Instrument
6504 Bridge Point Parkway
Austin, TX 78730-5039
(512) 794-0100
(800) 433-3488
See Us At TEC, Booth 507
TECHNOLOGY NEWSLETTER

**Low-Power CW Laser Writes Circuit Lines**

A low-power, continuous-wave semiconductor laser diode has been used to directly write circuit lines in recently completed research. The laser is part of an additive dry-conductive-powder process for writing pc-board traces. Somich Technology Inc., Winnipeg, Manitoba, Canada, developed the process. The laser writes the circuit lines on the substrate directly from a CAD/CAM data base. A film of heat-activated adhesive is laid on a substrate and a layer of conductive powder is placed on the adhesive. With output powers as low as 56 mW, the laser defines the circuitry by activating the powder and adhesive. Significant advantages compared with other methods of defining circuit traces include the absence of artwork. In addition, 3D surfaces can have circuitry fabricated on them. There’s a high repeatability factor as well as no resists or wet chemicals, which eliminates environmental concerns. Call (204) 694-7287 for more information. *DM*

**SSI Gets Signetics’ 13-GHz QUBiC Process**

Through a licensing agreement, Silicon Systems Inc. (SSI), Tustin, Calif., can now access the proprietary QUBiC biCMOS fabrication process of Signetics Corp., Sunnyvale, Calif., for SSI’s mixed-signal ICs. This submicron process, whose npn transistors provide an f, of 13 GHz, is a true modular mixed-signal process, not just CMOS pasted on a bipolar process or vice versa. It combines high speed and density with low power, useful for building next-generation disk-drive read-channel ICs, a mainstay of SSI. The process should be particularly useful for future generations of the company’s voltage-programmable, continuous-time filters, such as the year-old 32F8011 and the just-released 32F8020. Both are 7-pole, Bessel low-pass filters for disk-drive read channels using constant-density recording. The former can be programmed with digital-to-analog converters for a cutoff frequency between 5 and 12 MHz. The latter can be similarly programmed to cutoff anywhere between 1.5 and 8 MHz. The new process should make possible IC filters with useful frequencies that are at least a factor of three higher than what’s achievable today. These filters, while now limited to disk drives, should have broad application in communication systems and equipment. For additional information, call 1-(800) 624-8999, ext. 151. *FG*

**X-ray Stepper Crafts Features Under 0.35 µm**

X-ray lithography, which was long awaited as the means to produce the next generation of IC designs with feature sizes under 0.35 µm, has finally arrived in a commercially available production system. The Series 3500 stepper, from Hampshire Instruments Inc., Rochester, N.Y., is the first commercial appearance of a lithography technology that may eventually meet the 0.25- and 0.15-µm design rules needed for 1-Gbit memories. The system can be the foundation for a process line for new devices, or it can be mixed into existing optical-lithography lines. The mix-and-match capability stems from the fact that the X-ray system uses the same photoresist process as optical systems. Already onboard with the X-ray technology is Cypress Semiconductor, San Jose, Calif., which purchased the $4 million system with an eye toward volume manufacturing of sub-0.3-µm devices. *DM*

**Power, Packages Shrink For LCD Drivers**

In separate developments, Sharp Corp., Osaka, Japan, reduced both the power consumption and size of LCD drivers. Two new devices, the LH1511 common driver and LH1512 segment driver, can operate from supply voltages as low as 3 V. These drivers fill the need for lower supply voltages in battery-operated equipment, such as notebook and palmtop computers. Clock frequencies for the segment drivers can be as high as 2.5 MHz. In addition, the drivers use an enable-chain scheme that automatically propagates signals to adjacent devices, reducing the load on the display controller.

Concurrently, Sharp developed a new technology with two key elements that combine to dramatically reduce the size of LCD drivers. One is an 8-mm-thick TAB package for the drivers that optimizes the wiring pitch of LCD panels by matching the chip’s pad pitch to the outer-lead pitch. The other is a long, thin package profile with a width-to-length ratio of 1:10. The so-called bar chips feature an operating frequency of 6.5 MHz and the ability to drive a 1/240 duty cycle at LCD voltages of 28 V. *DM*

**SGS Readies Class-0.1 Fab In Grenoble**

An ultra-clean, class-0.1 (less than 3.5 particles/m³) fabrication facility is currently being built in Crolles, France (near Grenoble), by SGS-Thomson in a joint venture with CNET, France’s telecommunications authority. Called “Grenoble 92,” this “world-class” facility for submicron semiconductor technology will combine advanced-technology research laboratories with a compatible pilot production line for 8-in. wafers. Feature sizes will be as small as 0.3 µm. Grenoble 92 is expected to be fully
Custom IC Solutions

Need a custom IC? You’ll bypass the usual red tape by working with an experienced custom IC partner like Silicon Systems.

Our 20 years of experience developing ICs for mass storage, communications and automotive applications means we can move quickly from your inspiration to a working custom prototype in no time.

And speed your custom IC into volume production.

In our MSICs (Mixed-Signal Integrated Circuits) world we combine high-performance analog and digital circuitry on a single chip and allow you to take full advantage of our state-of-the-art design systems. From there we will optimize the performance and integration of your design in CMOS, Bipolar or BiCMOS.
process technologies.

Enough said? Move to the front of the line and discuss your custom design requirements with a Silicon Systems representative. Or call us for literature package CUST-1.
operational with 0.8-µm feature sizes by the end of 1992.

The facility will be devoted to developing digital and mixed-signal CMOS, as well as complementary biCMOS, ICs. Mixed-signal circuits will be based on SGS-Thomson's modular, complementary, 1.2-µm biCMOS process. With 0.8-µm feature sizes, npn-transistor fTs are expected to be greater than 10 GHz, and pnp-transistor fTs greater than 3 GHz. Digital-IC line widths are estimated to reach 0.35 µm, while the mixed-signal CMOS and biCMOS devices will stop at 0.5 µm. The facility replaces air 500 times per hour. Its temperature is held at 23°C ±0.1°C, and humidity at 40%, ±2%. Vibration is less than 3.15 µm/s from 5 to 30 Hz. Clean-room cells are pressurized to 50 Pascals above ambient to prevent particle entry. Pressure is maintained when cell doors are opened to prohibit air movement. Electromagnetic interference is kept below 3 milligauss so that electron-beam equipment can be used. FG

JEDEC Task Force Eyes Package Standards

With spiraling system speeds, semiconductor-package and connector parasitics are of growing concern to designers. With that in mind, JEDEC, Washington, D.C., has formed a task force to identify these parasitics. It will then standardize terms and definitions, and test conditions, models, and procedures. The group comprises members of existing JEDEC committees on package standardization, memory standardization, ASICs, and gallium arsenide. For more information, contact Carl Cook at (415) 857-7470. DM

Software Simplifies System Diagnostics

A complete system analysis, including fault isolation down to the component level, is now possible using QAPlus 4.52 diagnostic software from Diagsoft Inc., Scotts Valley, Calif. The software, which simplifies system diagnostics, allows designers to display the options for correcting identified faults. The self-booting software supports all DOS systems as well as Intel 8086-based OS/2, Unix, and Xenix systems. Included in the latest version of QAPlus is Intruder Alert, which detects a computer virus before it can spread to other systems. It also includes User Installable Diagnostics, which lets users run other diagnostic tests from within QAPlus, then display the results on-screen in dialogue boxes. In addition to CPU, advanced memory, keyboard, and video tests, the software supplies system and hardware configuration information so that I/O devices can be added and configured without any conflict from other devices. RN

Multichip-Module Pact Promises Lower Costs

Although multichip-module (MCM) technology is making inroads with workstation manufacturers to combat propagation delays inherent in IC packaging, the technology's cost has kept desktop-system makers at arm's length. To that end, nCHIP Inc., San Jose, Calif., and Sumitomo Metal Mining Electronics, Tokyo, Japan, are teaming up to lower the cost and improve the volume manufacturability of the core technologies used in MCMs. Two targeted areas in the technology agreement are the development of low-cost, non-hermetic packages—a key in cost reduction—and refining key processes critical to high-volume manufacturing of substrates. With the aid of Sumitomo's expertise in copper electroplating, the companies will work toward a means of attaching the modules' leadframes directly to their silicon substrates, which eliminates a wire-bond interconnect level and makes manufacturing simpler. In addition, Sumitomo, which is a leading maker of TAB tape, will push to develop a high-density tape that will complement nCHIP's existing capabilities in wire-bonding and flip-chip assembly techniques. For more information, call Steve Stephansen at (408) 945-9991. DM

USAF Contracts MCC For Module Coatings

A revolutionary change in packaging technology—replacing hermetic packages with more cost-effective, lightweight protective coatings for multichip modules—is the goal of a $4 million, four-year research effort. The U.S. Air Force's Wright Laboratory has awarded the Reliability without Hermeticity (RwoH) research contract to the Microelectronics and Computer Technology Corp., Austin, Texas. The joint industry-university-military initiative will investigate the advantages of organic (polymeric) and inorganic coatings, and seeks to eventually gain their acceptance in electronics for military systems, as well as for broad commercial applications. DM
FOR THE FULL SPECTRUM OF
HIGH VOLTAGE
AMPLIFIERS

\[ V \text{ SUPPLY VOLTS} \]
\[ I_0 \text{ AMPS} \]

PB58

PA89

...TURN TO APEX MICROTECHNOLOGY
QUALITY BY DESIGN

▲ FOR APPLICATIONS ASSISTANCE CALL 1-800-421-1865

▲ TO PLACE AN ORDER, CALL (502)742-8601

APEX MICROTECHNOLOGY CORPORATION
5980 N. SHANNON ROAD, TUCSON, ARIZONA 85741

BEGINNING MAY 1991
THE APEX TECHNICAL SEMINAR
IMPROVE YOUR ANALOG POWER
CALL 1-800-421-1865 FOR SCHEDULED DATES IN YOUR AREA
CIRCLE 145

▲ CALL 1-800-448-1025 TO RECEIVE A COPY OF THE HIGH PERFORMANCE AMPLIFIER HANDBOOK
HP's SoftBench: A tool integration framework and a program construction toolset.

HP Branch Validator: Provides accurate branch information quickly and easily, reducing software test time while increasing confidence.

Interleaf Technical Publishing Software: A documentation software and management system that features integrated text and graphics.

Cadre Framework: A family of tools that implement system analysis and software design methodologies.

Best CA

McCabe Test Tools: An automated software testing and reverse engineering application.
How can you make sure that your software release dates don’t slip? That defects are discovered sooner rather than later? That your team has the most up-to-date tools?

Hewlett-Packard’s SoftBench, that’s how.

SoftBench is a tool integration platform, with its own toolset. It provides a common user interface, tool communication and distributed computing services. And you can integrate your own or third-party tools into SoftBench.

These software suppliers and SoftBench are key elements of our CASEdge program. Together, we offer a broad selection of development tools. They help automate the specification, design, implementation, debugging and maintenance processes.

This streamlines your entire CASE environment, while protecting your investment, lowering your development costs and improving your time to market.

For more information, call us at 1-800-637-7740, Ext. 2202. We’ll show you the best CASE scenario in the industry.
8...80V INPUT DC-DC'S
MTBF'S TO 350,000 HOURS
The PSR, PSK & SMR families offer input ranges as wide as 8.80Vdc, outputs from 5...720 watts and efficiencies up to 95%. Ideally suited for Instrumentation, Industrial Controls or Mobile Communication systems, where High-Rel power conversion is a must.
- Outputs of 2...36 Vdc, up to 25 Amps
- -25...71°C or -40...85°C ambient
- Short/Open circuit proof
- Shock/Vibration per MIL-STD 810D
- PCB, 3U rack or chassis mount formats
- Many options available
- 100's of models to choose from
For more information contact MELCHER at 800-828-9712.

DC-DC'S FROM 1...10 WATTS
DISTRIBUTED POWER, 4:1 INPUTS
For distributed power or hand-held instrument applications, the ICR, IWR & IPS units offer the widest input ranges and fully regulated outputs in low profile, PC board-mount packages. These units are completely isolated and available with up to three outputs.
- Input ranges of 4.5...5.5, 10...33, and 18...72 Vdc
- Isolation voltages from 500...8kVdc
- Single, Dual, Triple outputs of 2...48 Vdc
- -25...71°C, -40...85°C ambient
- Industry Standard pinning
For more information contact MELCHER at 800-828-9712.

50 WATT DC-DC/AC-DC CONVERTERS
5:1 DC INPUT, UNIVERSAL AC INPUT
The M series offers complete versatility for systems requiring extremely wide AC or DC inputs, high isolation, and rugged power conversion products. These units are well-suited for Airborn Instrumentation, Locomotive/Process Controls, and Telecom applications.
- 8...35, 14...70, 28...140, 44...220 Vac Inputs
- Single, Dual, Triple outputs, 2...48 Vdc
- UL/CSA/VD, British & French Rail Board Approved
- MIL-STD 7040 (28V, 115V/400Hz)
- Isolation up to 4,000 Vrms
- Open/Short circuit proof
For more information contact MELCHER at 800-828-9712.

Melcher builds power supplies that withstand the worst electrical and environmental conditions. All the components you need to combat extended temperature ranges, shock and vibration, and any input voltage. For more than 18 years designers around the globe have been specifying Melcher’s leading edge power conversion technology for locomotive, telecommunications, off-road machinery, process controls and medical instrumentation applications. A gold medal reputation that promises the industry’s best cost/performance ratio.
Ask for the power supply you can ‘fit and forget’. Ask for Melcher.

To receive additional technical literature or to speak to an application engineer, call 1-800-828-9712.

The standard of excellence.
The latest advances in semiconductor processing have "promised" to give designers more transistors per chip than they know what to do with. But that really hasn't been the case, because most chips are interconnection-limited when they employ just two levels of metal interconnections. However, a combination of three levels of metal and a 0.8-µm CMOS process gave designers at Intel Corp., Santa Clara, Calif., the flexibility and integration levels they needed to pack over 2.5 million transistors onto the latest high-end member of its i860 family, the 860XP.

With the CPU's transistor count more than doubling, Intel's designers knew exactly what to do with the transistors. First, they upped the amount of on-chip cache from 8 kbytes to a total of 32 kbytes, split evenly between independent instruction and data caches (see the figure). The tight packing permitted by the triple metal layers and the submicron processing enables the chip to operate at clock frequencies of 40 to 50 MHz. At the 50-MHz clock rate, the chip delivers a compute throughput of 100 MFLOPS and about 50 MIPS. Wide 64-bit buses give the chip a bus bandwidth of 400 Mbytes/s—a speed approaching the I/O-channel rates of most supercomputers.

In addition to including more memory, the designers enhanced the floating-point and graphics units and fixed several of the perceived shortcomings of earlier i860 family members. First, they shrunk the invalidated cache block from 8 kbytes on the original chip to one cache line, reducing the replacement time. The chip also contains a burst-transfer mode on the bus so that line fills can occur at 50 Mwords/s (64-bit words). Additional support for page-mode dynamic RAMs allows the chip to operate with relatively inexpensive memory. The 860XP's better caching and improved bus I/O speed enable it to execute software 30 to 40% faster when running at the same clock rate as previous 860-family members.

The CPU also includes support for multiprocessor systems—bus snooping hardware and cache-coherency logic are built into the CPU. Included in the on-chip MMU are both virtual and physical tags. In the previous family members, misses in the translation-lookaside buffer limited chip performance because large data structures were used. To remedy the situation, a 4-Mbyte page size was created with just one level of translation on the JUNE 13, 1991
AVX would like to about their expanded product line.

Feedback has been tremendous. Since we added clock oscillators, piezo devices, resonators and trimmer potentiometers to an already extensive line of capacitors, AVX has people everywhere talking. Because the company that wrote the book on passive components has added another chapter.

Through our association with Kyocera, AVX has firmly established itself as the undeniable leader in passive components. And with a network of local, national and international distributors, we give you access to any part you need. Anytime. Anywhere.

"Beep. Buzz. Ri
make a little noise

Ours is an industry where thinking globally is not just the key to victory, but to survival. That's why we've created distribution capabilities that offer solutions. No matter where you are. Or what you need. Plus the firm commitment to world-class quality, service, technology and manufacturing you've always come to expect. From the company that always makes sound decisions. AVX.

For more information about the AVX/Kyocera product line, contact AVX Corporation today by calling (803) 448-9411, or fax us at (803) 448-1943. Write to: AVX Corporation, 17th Avenue South, P.O. Box 867, Myrtle Beach, SC 29577.
TECHNOLOGY ADVANCES

82495XP), a cache RAM (the 82490XP), and a multiprocessing interrupt and concurrency controller (no part number assigned yet). Together, the three chips along with the 860XP form a multiprocessor, parallel-processing system. The cache controller supports write-back and write-through cache operation with memory sizes from 128 to 512 kbytes. On-chip logic supports both bus snooping and the MESI protocol to readily handle multiprocessor-system designs. The memory-bus interface can be 64- or 128-bits wide, and synchronous or asynchronous. When combined with the 32-kbyte cache RAMs, the cache subsystem diminishes the CPU’s use of the main memory bus to less than 15%, thus allowing more bus time for additional CPUs or other hardware.

The cache RAM is not an ordinary high-speed RAM: It is dual-ported and has an on-chip write-back buffer to minimize the bus turnaround time when the CPU writes to external memory. To ensure data integrity, the RAM also includes parity and a self-test mode, so that the chips can test themselves upon system initialization.

Coordinating the CPUs and multiple caches is the multiprocessing interrupt and concurrency controller. The chip actually contains two main function blocks. One block is the multiprocessing interrupt controller. It provides a scalable distributed interrupt architecture that supports up to 256 interrupt vectors. The other block is the concurrency control unit, which is supported by the PAX compilers. This unit provides efficient loop parallelism via code synchronization and serialization, good for iterations with little or no dependencies. The interrupt controller creates its own localized interrupt bus, which can be likened to a packetized bus that transfers small packets of data.

DAVE BURSKY

DIGITAL 1.2-µM PROCESS YIELDS CMOS OP AMP WITH GAIN BANDWIDTH OF 800 MHz

Op amps built on typical analog CMOS processes with 3-µm and larger geometries are known for low bias and quiescent currents, not for speed and bandwidth. However, fine-line digital CMOS processes can now offer both speed and bandwidth. For example, the cutoff frequency (fT) of an n-channel MOSFET fabricated on a 1.2-µm digital process can run between 3.5 and 4.5 GHz. As a result, some IC designers are now investigating the potential of putting a few wideband analog circuits on a high-speed digital CMOS chip. F. Op’t Eynde of Mietec Alcatel, Brussels, Belgium, and W. Sansen of the Katholieke University of Leuven in Belgium described the results of just such an adventure in technical presentations at the recent Custom Integrated Circuits Conference (CICC) in San Diego, Calif. They designed and built a unity-gain-stable op amp sporting a gain bandwidth of 800 MHz.

Many CMOS op amps employ what is called a folded-cascode architecture in a fully differential configuration for optimum gain and bandwidth (see the figure, a). For stability, when run at a closed-loop gain of unity, the non-dominant pole of this circuit (or any op amp) must be well beyond the desired bandwidth. This means the circuit’s transistors must have cutoff frequencies that are significantly higher than the pole’s frequency. However, in this folded-cascode circuit, the relatively large parasitic capacitance of the p-channel MOS transistors — M2, M’2, M3, and M’3 — locates the pole at about 1 GHz.

To move the pole to a higher frequency (by eliminating p-channel MOS devices from the high-frequency signal path), the designers bypassed the devices with a capacitive

[Diagram of the circuit is shown.]
Futurebus+
Now you can start your design without waiting for the future.

Putting the standard to work today.

National has long been the industry leader in BTL and mixed analog + digital technology. Now we’ve drawn on that heritage to make the most highly integrated Futurebus + ICs available today. We’ve also put together a full range of development tools to help you put that chipset to work. And the entire package is available now.

Making high-speed buses reliable and affordable.

With our new chipset, Futurebus + gives you more bandwidth for your money, making it—for the first time—fully cost-competitive with VME and Multibus®. In addition to an Arbitration Controller, our chipset contains four advanced BTL devices: two 9-bit Data Transceivers (latched and unlatched), a Handshake Transceiver, and an Arbitration Transceiver.

Between them, they offer you a variety of features designed to break the throughput bottleneck in high-performance computer systems:

- Glitch filters (to eliminate wire OR-ing effects)
- Filtered and non-filtered receiver outputs
- Efficiently partitioned arbitration logic (the fastest available)
- Fault-tolerant circuitry
- Live-insertion support

Providing a broad range of development tools.

Start with our Designer’s Handbook, with a slave-memory-board application note, product data sheets, and application notes on BTL design technology. Other tools include wire-wrap boards from Mupac and Hybricon, Spice models, and Verilog® behavioral models.

Bringing Futurebus+ into the present.

Call us at 1-800-NAT-SEMI, Ext. 127. We’ll send you a Designer’s Handbook, and you can start your Futurebus + design today.

Because there’s nothing left to wait for.
**IMAGE ACQUISITION.** We've got chip sets that bring image capture to your system with an added dimension: Image quality, made possible by three new 30 MSPS devices that support higher resolutions.

The Bt252 Gray-Scale Image Digitizer, with its onboard lookup table, is perfect for machine vision applications.

The Bt254 Color Image Digitizer's triple Flash A/D's digitize your analog RGB for low noise, high quality multimedia applications.

And our new Bt218 30 MSPS single channel CMOS Flash A/D provides another basic building block for image acquisition.

Team any of the three with our Bt261 30 MHz line lock controller and one of our true-color RAMDACs for a complete image acquisition system on a board.

**IMAGE RECEPTION.** We've got chip sets to send and receive true-color digital video using an 8-bit interface. Our Bt294 CCIR 601/SMPTE RP 125 Decoder works with our upcoming Bt297 ECL-TTL Translator for a complete solution to 4:2:2 digital component video.

---

**INTRODUCING** the newest group of Brooktree IC's for image-conscious designers. They add to our rapidly growing family of Image Technologies components. And they underscore the reasons why it makes sense to make Brooktree your prime resource for graphics and imaging power.

We've got IT together, looking at graphics and imaging from a systems architecture point of view. That means chips that work together to simplify your design task. That's IT!
IMAGE TRANSMISSION. We did say complete solution, didn't we?
The Bt291 CCIR 601/SMPTE RP 125 Encoder teams with the upcoming
Bt296 TTL-ECL Translator to provide cost effective 4:2:2 digital component
video transmission without adjustments or support circuitry. In combination
with the Bt294/297 reception devices, they make it easy and economical to
add point-to-point video transmission to your multimedia system.

IMAGE PRESENTATION. When it comes to
display technology, we're where IT's at: We
revolutionized RAMDACs. Now we're setting
a new performance standard for super VGA,
high-end XGA, 8514/A, TIGA compatible and
x. terminal applications. It's the Bt484 true-
color RAMDAC.
Its programmable pixel depth means you can
run at 4 bits/pixel with 81 multiplex,
8 bits/pixel with a 4:1 MUX,
16 bits/pixel at 2:1 MUX or
even 32 bits/pixel for 24-bit
true color and 8-bit VGA. And
its 32x32x2 three-color, user-
definable cursor is absolutely
awesome.

GET IT NOW.
Get with IT with
Brooktree. Make us
your source for Image
Technologies products and
information. We've assem-
bled especially useful packets
of technical information, geared
to your special interest. To get
yours, call 1-800-VIDEO IC. Or
write Brooktree Corporation, 9950
Barnes Canyon Rd., San Diego, CA
92121. (619) 452-7580. FAX (619) 452-7294.
feedforward path via $C_f$ and $C'_f$ (see the figure, b). The signal’s high-frequency components are then amplified by the n-channel MOSFETs, $M_4$ and $M'_4$, and passed to the outputs. At this point, they’re mixed with the signal’s low-frequency components that are amplified by the p-channel FETs, designated as $M_3$ and $M'_3$.

With a gate-to-source potential of 1.4 V, the $f_s$ of $M_4$ and $M'_4$ run 4.7 GHz and the pole moves out to 1.7 GHz (the highest possible value from the fabrication process). Transistors $M_6$ and $M'_6$ form a common-mode feedback circuit, while $M_8$ through $M_{12}$ generate the bias voltages. Running at a gate-to-source voltage of 1.1 V, the $f_s$ of the input FETs, $M'_1$ and $M_1$, run 3.7 GHz.

While driving 50 $\Omega$ in parallel with 5 pF, the unity-gain bandwidth of the op amp runs 800 MHz and the phase margin is 53°. Open-loop gain at dc is 39 dB, output swing running off ±2.5 V is ±0.8 V, and offset voltage is 5 mV.

Due to the low transconductance properties of MOS transistors (relative to bipolar ones), the current required (per transistor) to get wide bandwidth is significantly greater. The amplifier’s core dissipates 180 mW of power, and the bias circuitry another 80 mW of power, for a total current requirement of about 50 mA.

The circuit was built on a single polysilicon, double-metal, 1.2-μm CMOS process. The feedforward capacitors are of the typical polysilicon-oxide-diffusion variety available on fast digital CMOS processes.

FRANK GOODENOUGH
Smash the Cache Barrier

IDT's 64K BiCEMOS™ TTL I/O Static RAMs are the ideal solution for high-density cache systems, and are the perfect match for optimizing the high-performance needs of RISC and CISC processors. These 8ns and 10ns SRAMs provide the highest system speed without sacrificing system chip count or increasing power consumption.

Smash the barrier to efficient cache operation at the highest clock speeds. Call today and ask for Kit Code 8041 for free samples of our new 16K x 4 and 8K x 8 TTL SRAMs.

COUNT ON IDT

35MIPS RISC COMPONENTS AND MODULES
R3000A, the most MIPS at any MHz. The R3051 integrates CPU, cache, and buffers on one chip. RISC modules, eval. boards, and software complement our family of mips-based RISC products. Your RISC solution is a phone call away!

HIGH-EST-PERFORMANCE MEMORIES
Fast FIFOs, dense dual-ports, BiCEMOS ECL, and modules for every system. Over 120 of the fastest FIFOs and multi-port memories. 5ns ECL SRAMs, as well as standard and custom memory modules. Get the specs in the Specialized Memories Data Book.

4ns LOGIC: WORLD-CLASS SPEED
The industry leader. FCT-AT and FCT-CT CEMOS families achieve the fastest speeds with 40% less noise. Everything you need for high-performance designs can be found in the Logic Data Book.

12ns 256K SRAMS
Fastest cache solutions for RISC and CISC processors. More than 36 ultra-high-speed sub-micron SRAMs for 33MHz processing and beyond. Read all about them in the SRAM Data Book.

Call today for your new IDT data books with complete technical specifications and application information.

When cost-effective performance counts.

(800) 345-7015 • FAX: 408-492-8454
Simple, practical, workable fiber optics.

Design is fun again.

Now AMP makes it easy to get your fiber optic designs up and running.

AMP engineering tackles the critical aspects of fiber optics at the component design and manufacturing stages. All our components—from board level to network level—take the hard work and guesswork out of working with fiber optics.

Our OPTIMATE Connectors and Data Links come down to a by-the-numbers data communications set. Our FSMA-style connector is the first of its type to qualify to MIL-C-83522.

In fact, we offer the broadest line

AMP and OPTIMATE are trademarks of AMP Incorporated.
OPTIMATE Data Links offer logic level compatibility, carrier sense, data quieting. In 850 and 1300 nanometer multimode, from 25 Mb/s to 220 Mb/s.

of fiber-optic connectors, cable, and components available anywhere. And because we're a connector company, we back that line up.

We're the only fiber optics supplier, for example, to provide you with dedicated field support.

We play an active role in standards-setting groups like ANSI, IEEE, and IEC, so we take compatibility and growth into consideration from the beginning. And we have the only commercial labs approved by DESC and IEC for qualification testing.

Whatever your interest in fiber technology, we have the expertise and the commitment to help. In fact, we might even put a little fun back into the job.

For more information on AMP OPTIMATE products, call 1-800-522-6752. AMP Incorporated, Harrisburg, PA 17105-3608.

AMP Interconnecting ideas
between the first and second levels of metal interconnections (see the figure, b). The presence or absence of a connection defines the circuit.

In the LCA, a typical configuration cell employs a 5-transistor RAM cell plus a pass gate for every programmable interconnection point—14,000 to 64,000 such points exist on each LCA chip.

By hardwiring the connection, every element associated with the configuration cell can be eliminated from the chip, bringing the cell’s area down to only a fraction of the RAM-based cell’s size.

As a result, chip area will come down dramatically, more chips can be fabricated on one wafer, and yield margins should increase. All of those factors should go a long way towards lowering the chip cost. The masking process is also simpler than that for gate arrays, the latter requiring 2 to 5 custom mask levels. In contrast, the simplified configuration cell that results from the HardWire inter-metal via creation lets chips be configured with just a single mask layer for customization.

One issue that might be raised with the ROM-based chips is their ability to directly drop into sockets employing the RAM-based versions. This is more critical for Xilinx than for Altera because the LCAs often load their configuration pattern from an external memory. That means the ROM-based LCA may have to emulate the loading procedure even though the configuration bits are being ignored.

Special circuitry was included on the HardWire chips to make the memory control and programming pins react as if the chip were a RAM-based array, even in cases when multiple LCAs are daisy-chained together.

Testability was also given special attention by Xilinx designers, who included boundary-scan test capability into their chip and created automatic test-generation software that can create design-specific vectors and achieve 100% fault coverage.

Ac performance is tested under two independent methods. In the first, an embedded inverter chain is tested under worst-case conditions during final test. The test chain uses one inverter from each of the LCA’s configurable logic blocks, giving a sample speed from each cell of the chip.

The second ac test method uses the scan-path registers that were also used for functional testing. The registers are loaded and driven at high frequency. If any part of these devices is slower than what’s called for in the specifications, the part will break the chain and cause a functional failure.

Dave Burksy

**TECHNOLOGY ADVANCES**

**AUTOMATIC ON-LINE INSPECTION AND REPAIR BOOSTS LCD PRODUCTION YIELD**

Pocket TVs, high-definition TVs, personal laptop computers, and workstations all benefit from the high information content of active-matrix, liquid-crystal display (AMLCD) screens. AMLCDs are brighter, have more contrast, and possess quicker response times than older direct-multiplexed, simple-matrix LCDs. However, the same complexity that provides these advantages causes high metallization defect rates, low yield, and thus high cost. These problems may now be eased by a promising in-process inspection and repair technique developed by Photon Dynamics Inc., San Jose, Calif.

An AMLCD panel consists of a thin-film-transistor (TFT) array fabricated on a large glass substrate called the “active plate.” The number of TFTs used can exceed 1 million, and the process area can be as large as 350 cm². This is a formidable yield challenge even to makers of VLSI and ULSI semiconductors. Building redundant transistor rows or columns isn’t viable because the display is visual to the user and no pixels can be duplicated.

The new technique is an extension of inspection methods that use light to measure high-frequency electrical phenomena. Applying a patented 2D electro-optic modulator to the LCD panel produces surface potentials that can be measured with a spatial resolution of about 30 µm and a voltage resolution of under 100 mV. A noncontact laser sensor scans the active plate detects surface-potential variations representing point and line defects.

This data is entered into a defect file in a computer that creates a map showing the location and type of defects. Based on the failure signature for AMLCD processes, the technique can also identify defect type, such as short-to-gate, short-to-data, and opens. An automatic display-repair operation uses this information to convert defective or marginally bad displays into functional units.

Automatic repair is based on a computer with image-processing capability and equipped with a recipe for laser-cutting and deposition operations for every type of defect. The repair-operation sequence for each defect is programmed into the repair system based on fabrication process, topology, and yield-loss data. Although laser-cutting operations are relatively straightforward, conventional deposition techniques are ruled out for automatic repair. This is because of the high system complexity coupled with low writing speed (about 1 to 5 µm/s) and the need for an operator.

The Photon Dynamics approach first uses a laser to open contact holes in passivation or other layers. A conductive film, which dries up in a few seconds, is then deposited automatically onto specific areas on the display. Next, another laser with a 3- to 10-µm spot diameter writes the metal line with a speed of about 300 µm/s. Such a speed is two orders-of-magnitude faster than a conventional photolytic process.

Milt Leonard

**E L E C T R O N I C D E S I G N**

JUNE 13, 1991
To put VGA graphics on your motherboard, you need a cost-efficient, highly integrated, powerful solution that uses minimal board space. You need the new CL-GD5320 Enhanced VGA-Compatible Graphics Chip from Cirrus Logic.

Use it to incorporate full 16-bit or 8-bit VGA into low-cost personal computers. You only need two industry standard 256K x 4 DRAMs and as few as five other ICs. Whatever memory speed you select — 80ns, 100ns, or 120ns — you’ll get a complete VGA display system with greater performance than systems using a more expensive solution with 64K x 4 DRAMs.

You don’t sacrifice features. You get 16-bit and 8-bit support for the VGA graphics standard, and full, register-level backwards compatibility. For maximum performance, it has an 8/16-bit CPU interface, independent video and DRAM clocks, internal FIFOs, and page mode DRAM access.

And it will interface to both analog (PS/2 and multi-sync) and TTL monitors.

You can also pick a ready-to-use solution that’s right for you. Anything from a chip with full BIOS, drivers, utilities, user’s manual, and documentation — to a complete manufacturing kit including everything you need to quickly move into high-volume production.

Make your PC more competitive and save time, space, power, and expense. You still get all the speed, features and flexibility you’re looking for.

Get on board. Call today for more information on our motherboard VGA solutions.

Call 1-800-952-6300. Ask for dept. LM32.
Be Brilliant At In Productio

7:05 am: Breakfast
Suddenly, between bites, the answer to that new system design jumps right into your brain. But how to make it work in silicon? Use an Actel field programmable gate array!

8:50 am: Design
You warm up the design program on your 386 and put in the final touches. Then a quick rule check and 25 MHz system simulation with the Action Logic System software.

11:00 am: Place & Route
You watch the system place and route all 1700 gates (out of 2000 available) in under 40 minutes. 100% automatically! A final timing check. Then think of something to do until lunch.

12:00 pm: Lunch
Remember lunch? Normal people actually stop working and have a nice meal—right in the middle of the day! With Actel’s logic solution, this could become a habit.

Actel Field Programmable Gate Array Systems.
They’re a feast for your imagination.
Actel’s ACT™ 1 arrays bring you a completely new approach to logic integration. Not just another brand of EPLD, PAL™ or LCA™ chips. But true, high density, desktop configurable, channeled gate arrays.
They’re the core of the Action Logic System, Actel’s comprehensive design and production solution for creating your own ASICs. Right at your desk. On a 386 PC or workstation. With familiar design tools like Viewlogic™, OrCAD™, and Mentor™. And do it in hours instead of weeks. Even between meals. How? With features like 85% gate utilization. Guaranteed. Plus 100% automatic placement and routing. Guaranteed. So you finish fast, and never get stuck doing the most.

<table>
<thead>
<tr>
<th>Actel FPGA Product Family</th>
<th>1010A</th>
<th>1020A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Equivalent Gates Gate Array</td>
<td>1200</td>
<td>2000</td>
</tr>
<tr>
<td>PLD/LCA</td>
<td>3000</td>
<td>6000</td>
</tr>
<tr>
<td>User I/O</td>
<td>57</td>
<td>69</td>
</tr>
<tr>
<td>System Clock (MHz)</td>
<td>20-40</td>
<td>20-40</td>
</tr>
<tr>
<td>Availability</td>
<td>NOW</td>
<td>NOW</td>
</tr>
<tr>
<td>Technology (micron)</td>
<td>1.2</td>
<td>1.2</td>
</tr>
</tbody>
</table>
tedious part of the job by hand. Design verification is quick and easy with our Actionprobe™ diagnostic tools, for 100% observability of internal logic signals. Guaranteed. So you don't have to give up testability for convenience.

In fact, the only thing you'll give up is the NRE you pay with full masked arrays. You can get started with an entry level Action Logic System for under $5000. Guaranteed. And Actel FPGAs are even 883 mil-spec compliant.

You can be brilliant right now with 1200- and 2000-gate devices, and a whole new family of 8000-, 4000- and 2500-gate parts are on the way. Call 1-800-227-1817, ext 60 today for a free demo disk and full details about the Action Logic System. It could make your whole day.

Risk-Free Logic Integration

You loved ACT 1. Now catch ACT 2. Phone 1-800-227-1817, ext 62 to reserve a place at the Actel FPGA Technology Seminar coming soon to your area.

© 1990 Actel Corporation, 935 E. Arques Ave., Sunnyvale, CA 94086. ACT, Action Logic, Activator and Actionprobe are trademarks of Actel Corporation. All other products or brand names mentioned are trademarks or registered trademarks of their respective holders.
OrCAD has introduced the greatest product upgrade in its history. Memory limits, design restrictions, even boundaries between products are all disappearing.

For years, OrCAD's competitors have been playing a game of catch-up. With the introduction of Release IV, the race is over. No one will match our price/performance ratio on these features:

- Schematic Parts Library has been increased to over 20,000 unique library parts
- Digital Simulation process has been speeded up by an order of magnitude
- Printed Circuit Board Layout package offers autoplacement and autorouting at no extra charge
- Expanded memory capabilities

Best of all, OrCAD introduces ESP

ESP is a graphical environment designed specifically for the electronic designer. Software tools appropriate for different stages in the design process are now linked together to form a seamless flow of information. This easy-to-use framework relieves the designer of time consuming tasks and the inconvenience of moving from one tool set to another. You can now spend more time productively designing.

For more information...

You need to know more about Release IV and all of the benefits OrCAD has to offer. Call the telephone number below and we'll send you a free demonstration disk.

For more information, call (503) 690-9881

or write to OrCAD Sales Department, 3175 N.W. Alcock Drive, Hillsboro, Oregon, 97124
TECHNOLOGY ANALYSIS

DESIGN AUTOMATION TAKES OVER MORE TASKS EARLY ON

Top-Down Design, Logic Synthesis, VHDL, and Concurrent Engineering Are Among the Hot Spots at DAC.

LISA MALINIAK

Complexity and time-to-market pressures have and continue to reshape the art of designing leading-edge systems. Engineers can no longer craft chips and boards by hand, but instead must rely more and more on EDA tools to handle complex engineering tasks early on and throughout the design cycle. On top of that, they need design environments that allow them to work together concurrently. In light of these changes, it's no surprise that top-down design and concurrent-engineering technology will take center stage at this year's Design Automation Conference (DAC).

Since 1963, DAC has served as a showcase for the latest in design-automation technologies (see "DAC adjusts its focus," p. 48). This year, products and technologies being demonstrated at the show highlight the trend of design automation absorbing more tasks early in the design cycle. Exhibitors and technical sessions emphasize the latest in top-down design, VHDL, logic synthesis, and concurrent engineering, as these technologies mature and spread from early adopters to more mainstream users. In addition, many companies will show their newest field-programmable gate-array (FPGA) tools that were developed to keep up with the boom in programmable-logic use.

With top-down design, engineers start work at a high level of abstraction so that they can explore trade-offs early in the design cycle and fine-tune a system before even one gate has been drawn. They can't accomplish this, however, without the proper EDA tools. Two DAC technical papers describe tools that automate processes needed early in the design cycle—partitioning and reliability analysis. Although reliability analysis has traditionally been left for measurement and re-designs at the end of a project, it's fast becoming the designer's concern. This is because design cycles shortened by time-to-market pressures won't accommodate that methodology. The Leading-Edge Design Systems ses-

FRAMEWORKS CAN HELP MANAGE both tools and data. Computervision's Design Desk Framework is an open environment that provides intertool communications and file management. Users can integrate Computervision applications, third-party tools, and their own internally developed software.
tion on Wednesday morning contains a paper from Carnegie Mellon University, Pittsburgh, Pa., discussing a tool that supports reliability analyses and studies design trade-offs during conceptual development.

The tool is called Sidecar. It's a Unix program that runs interactively or as a slave to a general-purpose schematic-capture tool. Users are free to design with top-down or bottom-up techniques. Sidecar calculates the basic reliability metrics: hazard rate, reliability, mission time, and mean time to failure. The tool also has tables for purchase cost, board area, and power dissipation. In addition, designers use a C-like programming language to create new routines or to use with existing library routines.

Some of today's popular reliability tools are simply databases of device-reliability information. They systematically analyze design components and suggest alternate devices with higher reliability but equivalent form, fit, and function. One problem with this approach is that cost isn't considered. In addition, these types of tools must be connected to a synthesis engine, which prohibits rapid exploration of design changes because a change's effect must be reflected throughout an entire system.

Instead of resynthesizing the design, Sidecar gives its information to the designer through exploration routines. The exploration-of-parts routine is similar to the database.

**DRAWING TIMING DIAGRAMS IS MADE EASIER**

Drawing and analyzing timing diagrams for a design can be a tedious and time-consuming task. Chronology Corp.'s TimingDesigner automated the process, relieving engineers of hours of work. Now the newest version of TimingDesigner makes the job even easier. TimingDesigner Version 1.2, with over 20 new features, simplifies modeling synchronous designs and developing and using timing libraries. The tool can automatically detect and analyze reconvergent fan-out situations. In those situations, timing paths are derived from the same signal. Reconvergent fan-out can fool an engineer into thinking a design won't work when, in fact, it will. Two other new features, SmartSnap and SmartGrid, align signal edges and grid lines to one or more clock signals. Added support for the development and use of timing libraries includes the ability to update a diagram's existing timing variables from a library and update a library's variables from a timing diagram. TimingDiagram Version 1.2 runs on PCs. It will ship next month for $1495.

**DAC ADJUSTS ITS FOCUS**

A newly formed DAC Industrial Program Committee (IPC) actually instituted the changes. However, Electronic Design Automation Companies (EDAC) was instrumental to the changes in DAC's focus. In fact, IPC is made up of members from both EDAC and the DAC Executive Committee.

Two industry-oriented panels will confer on Tuesday, June 18. One, "Global strategies for electronic design," will be chaired by Harvey Jones, president of Synopsys Inc., Mountain View, Calif. It will include representatives from semiconductor, systems, and CAE companies worldwide to explore their respective interdependencies. Industry analyst Andy Rappaport will chair the other panel, "Implementing the vision: Electronic design in the 1990s." This panel, which is tailored to project and group managers, investigates what technologies and industry strategies are needed to make integrated CAD systems a reality.
It’s the fastest electrostatic plotter ever built.

Buckle your seat belt and return your tray-table to the full upright position. Because with CalComp’s new 68000 Series, 400 dpi color electrostatic plotter, you’re going to fly.

Humming under the slick new skins is the latest high performance, RISC-based CPU—processing data faster than ever before.

Plotting speed is awesome too—a head-spinning 2.0 ips.

And with its standard 4:1 mux, concurrent overlap loading—for simultaneous plotting and data processing—and auto take-up reel, the 68000 can speed along virtually non-stop, completely unattended.

Of course, you can run in cut-sheet mode, too.

Plot quality is extraordinary. You get the sharpest lines and most vibrant colors because the system automatically optimizes plotting speed to plot density, and because CalComp’s EnviroClean™ Toner System’s Auto Replenisher continuously monitors and maintains consistent color density of the toner.

Even with all the high performance features, the 68000 Series is easy to run and maintain. You command all its features from a simple, four-button control panel. And you have front access to toner and media.

Reliability is excellent. And CalComp supports you with a 1-year on-site warranty and a full line of supplies.

A quick call is all it takes to find out more about the fastest electrostatic plotter: call 800-932-1212. In Canada, call 416-635-9010.

We’re expecting to hear from you.

We draw on your imagination.

CalComp, P.O. Box 3250, Anaheim, Ca 92803. © 1991 CalComp. EnviroClean and We draw on your imagination are trademarks of CalComp.
Toshiba SRAMs Move Yo
BiCMOS technology shifts our speedy, powerful SRAMs into high gear. Who'd have thought you could speed past your competitors’ designs at 10-12ns access times? Toshiba, of course. Our new, faster SRAMs are helping the latest generation of high performance applications get a quick start. The range of uses for these parts include 32-bit workstations, fast cache, buffer memory and telecommunications. You can probably add a few ideas of your own.

Toshiba's CMOS-based SRAMs are no slouches, either. Our new 1Mb, 15ns SRAM is more than 25% quicker than anyone else's. It's establishing new speed limits. Available in a x16 configuration to fit into today's wider applications. The revolutionary pinout has been used to reduce wire lengths and cut noise. And it's based on the same 0.7 micron process as our 4Mb DRAM, so it will be following another established leader on Toshiba's CMOST Expressway.

Now, we wouldn't want you to think there are just a few densities and organizations to choose from. You can also light a fire under your design with 10ns 256K BiCMOS, or 10ns 64K BiCMOS organized in x4 or x8. You choose. And ultimately, you win.

Of course, if your design doesn't require such breathtaking speed, Toshiba also offers 1Mb SRAMs at 80-100ns, or Pseudo Static RAM up to 4Mb.

When you're ready to really get moving on your next design, call Toshiba.

For technical literature, call 1-800-321-1718.

Toshiba CMOS keeps any project running smoothly.

In Touch with Tomorrow
TOSHIBA
TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.
© 1991 Toshiba America Electronic Components, Inc.
If you can see it, we can print it.

No matter what application you’re using, no matter what monitor you’re viewing it on, the CH5500 video color printer can produce a hard copy. It supports over 350 video sources—more than any other printer.

Moreover, since the CH5500 doesn’t use software, it captures your image fast—so you can get back to work. And it offers outstanding 300 dpi quality in both A and B sizes.

To find out more, give us a call at 1-800-873-4561, Dept. SI-H4.

After all, we pioneered video color printing. And we still do it best. Anybody can see that.
ALMOST EVERYTHING ABOUT SUN MICROSYSTEMS' FUTURE WORKSTATIONS IS UNDER WRAPS

Everything, that is, except that Sun is using Mentor Graphics IC design tools to create revolutionary chips with record levels of performance.

Workstation details will have to wait for the product announcements, which won’t be long since Mentor Graphics IC design solutions accelerate the entire IC design process — from concept to layout to verification. These solutions boost productivity to help market leaders like Sun stay one step ahead of their competition.

Mentor Graphics delivers the most powerful tools and the most flexible design environment, all created to the industry’s most stringent software standards. The proof of our technology leadership lies in hundreds of CMOS, bipolar and GaAs chips and tens of thousands of custom and ASIC library cells. Created by organizations like Apple Computer, Motorola DSP Operations, Thomson TMS, Texas Instruments, and, of course, Sun. All using Mentor Graphics IC design tools.

Best of all, Mentor Graphics provides more than just tools. Our total solution includes the design environment, customized training, hot-line support, IC design expertise, and consulting services to maximize your productivity. Our commitment to customer success is another reason companies like Sun choose us.

To learn how Mentor Graphics can commit to your IC design success, call toll-free 1-800-547-3000, or 1-503-685-8000. Ask for Dept. 402. Or send us a fax at 1-503-685-8001.

CIRCLE 151
At 10 nanoseconds, the new BiCMOS 64K SRAMs from Samsung are the fastest made.

So fast you might think you couldn't even see them.

But see them you can. As one of the world’s true manufacturing giants, we can assure you of extremely reliable, high-quality chips—now.

Adding to our current line of ultra-fast 8Kx8 and 16Kx4 SRAMs, we'll soon introduce an innovative BiCMOS 256K family—also tremendously fast, and featuring address latches for still-higher performance.

The Samsung BiCMOS parts will soon be joined by fast SRAMs in the 1-meg density. All

THE SAMSUNG BiCMOS SRAMs

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Org.</th>
<th>Package</th>
<th>Speed</th>
</tr>
</thead>
<tbody>
<tr>
<td>KM68B66</td>
<td>8Kx8</td>
<td>SOJ, DIP</td>
<td>10,12,15,20 ns</td>
</tr>
<tr>
<td>KM64B66,67</td>
<td>16Kx4</td>
<td>SOJ, DIP</td>
<td>10,12,15,20 ns</td>
</tr>
</tbody>
</table>
of which will join our remarkable existing line of SRAMs. These currently produced parts include fast SRAMs up to 256K, and slow SRAMs up to 1 meg.

What all these things tell you is that, at Samsung, we're continuing to build on a genuine commitment to the SRAM market. And that's extremely significant for your access to supply.

For data sheets on the fastest 64K BiCMOS SRAMs made, call 1-800-423-7564 or 408-954-7229 today. Or write to SRAM Marketing, Samsung Semiconductor, 3725 No. First St., San Jose, CA 95134.

We'll send you the real block diagram.

basic limitations as object functions optimize on different constraints. This paper discusses an algorithm to solve multiple-way partitioning problems under three different object functions: multicommodity flow partitioning without a size constraint, a heuristic algorithm based on duality for partitioning with a size constraint, and a top-down clustering technique to handle local minima problems common in heuristics.

Traditional clustering algorithms, such as the Kernighan-Lin-based algorithms, are trapped by local minima with a large circuit. The paper explains how these difficulties can be overcome with top-down clustering. The clustering works by grouping highly connected subcircuits into clusters, and then condensing these clusters into single nodes prior to executing the K-L-based algorithms.

Despite the existence of top-down design tools like system-partitioning software, the acceptance of top-down design into the mainstream isn't happening overnight. Its acceptance has been hampered by three primary issues, according to Joe Prang, vice president of marketing at Valid Logic Systems Inc., San Jose, Calif. First, proprietary HDLs have forced designers to adopt vendor-specific top-down methodologies, despite the fact that designers want standards that facilitate vendor and technology independence.

Second, VHDL, which is the industry's only standard HDL, is difficult to use. Designers are having difficulty switching from a hardware orientation to a language-based design method. They're revolting against the idea of being like software programmers. Moreover, it's relatively difficult to write and debug code in VHDL.

A serious investment is needed to learn VHDL. Prang believes that designers will be more inclined to try VHDL if there's a gradual path to using the language, and if its adoption is simplified with alternative entry methods and programming aids.

Lastly, there's been poor integration between VHDL and gate-level simulation environments. This lack of integration has forced designers to work in multiple environments. As a result of these limitations, top-down design has been limited to leading-edge designers who can't use another approach.

Prang says that Valid Logic is combatting these deficiencies in top-down design with an EDA design system to be shown at DAC. The company claims that the Top-Down Logic Workbench will make it easy for designers to embrace top-down methodologies. The four key components to the system are: a front-end design environment; a simulation backplane; Logic Workbench, the company's digital-simulation environment; and VHDL Simulator.

The front end is for compound-design capture. With it, designers can...
What makes good designers great?

Top down design with System HILO™ 4.
It enhances design productivity through Language Driven Design.
It simplifies design with Source-Level Debug and an X-windows graphic interface.
Its FASTCELL™ ASIC libraries simulate submicron technology accurately. And up to eight times faster than traditional gate-level modeling while using less memory.
It has outperformed golden simulators in accuracy in several benchmarks at ASIC foundries.
It's the ideal core simulation toolkit to support a concurrent engineering environment, with simulation for logic verification, worst case timing, fault grading, and non-intrusive ATPG.
Find out more about how System HILO 4 can help you become a great designer.

Call 1-800-4-GENRAD in the U.S., or the GenRad office nearest you in Austria, Canada, England, France, Germany, Italy, Japan, Singapore, Switzerland.
mix text and graphics. As a result, they can define blocks at a structural or behavioral level at the outset of their design. Designs can be described with schematics, languages, truth tables, and state machines. The simulation backplane enables behavioral and structural simulators to operate transparently to users by means of automatic partitioning and synchronization of simulation engines. "Today, most designers face two alternatives: full VHDL in a non-integrated environment, or subsets of VHDL in an integrated environment," observes Sanjiv Kaul, senior product marketing manager for Valid. "Valid's simulation backplane automatically partitions and synchronizes simulation engines. This gives users the flexibility to combine full VHDL behavioral simulation and accurate gate-level simulation within a single environment."

VHDL, which is very flexible, is instrumental to top-down design because it gives engineers a way to describe designs at various levels of abstraction. Its flexibility and ability to describe designs independent of implementation, however, are the very things that slow its progress. This is because it's difficult for vendors to develop simulation and synthesis tools that exploit all of VHDL.

Today, a large percentage of purchased VHDL licenses are in evaluation groups. VHDL is mainly being used by those designers who are "tire kicking," or trying to learn the language and its benefits. However, as VHDL moves into more real projects, engineers will find that the lengthy simulation times involved can cause difficulties. A VHDL simulation accelerator being shown by Ikos Systems Inc., Sunnyvale, Calif., should minimize the problem.

The VHDL accelerator combines the features and flexibility of a software simulator with higher speed and capacity. It accepts VHDL source code as input, and supports about 90% of the language's constructs. Bill Fazakerly, president of Ikos, claims that the product accelerates simulation speed by 100 to more than 1000 times, depending on the design's size. Incremental compilation

PCB ROUTER CATERS TO HIGH-SPEED CIRCUITS

Spectra SP50 is a pc-board autorouter designed to handle the special layout requirements of high-speed circuits. Features that help reduce design times for advanced boards include table-driven crosstalk controls, automatic balanced-pair routing, and length-controlled routing.

As circuit speeds increase, digital engineers face the problem of coupled noise from crosstalk. One common solution is to dedicate different layer pairs to separate ECL and TTL net classes. SP50 employs a new approach that lets users construct a table of parallel rules that emulates a curve of gap versus parallel length allowed between two segments. The flexibility of SP50 crosstalk controls enables Spectra to prevent coupled noise. For very fast dual-polarity circuits, SP50 automatically routes both nets with their associated clearances at the same time.

Spectra SP50 runs on IBM, HP, and Sun workstations. It will ship in August. Pricing for the autorouter starts at $44,900, and is based on the platform that's used.

COMPANY ACQUISITION YIELDS COMPLETE EDA PRODUCT LINE

Since its acquisition of Calay Systems last August, Siemens Nixdorf has developed a complete line of EDA tools to be demonstrated at DAC in the Calay booth. The tools include schematic capture, logic synthesis, analog and digital simulation, hardware modeling, wire-delay calculation, ASIC design, pc-board layout, thermal analysis, computer-aided manufacturing, electromagnetic compatibility, and test engineering. All of the products run under the Sframe framework that was designed within the European JESSI project.

SILOG/ic is a tool for designing PLDs and ASICs. It spans schematic entry through verification and testing to layout and preparation for manufacture. The tool uses different variants, depending on the type of component. For instance, SILOG/ic's optimizers employ Fact, Bruno, and Expresso algorithms. For those hard-to-test ASICs, the Cerberus rule checker determines when design-for-testability (DFT) rules have been violated. Cerberus can be used during or after design.

The company claims that it's the first DFT system that works hierarchically. Because it works hierarchically, there's no need to flatten net lists with lengthy programs.

Since its acquisition of Calay Systems last August, Siemens Nixdorf has developed a complete line of EDA tools to be demonstrated at DAC in the Calay booth. The tools include schematic capture, logic synthesis, analog and digital simulation, hardware modeling, wire-delay calculation, ASIC design, pc-board layout, thermal analysis, computer-aided manufacturing, electromagnetic compatibility, and test engineering. All of the products run under the Sframe framework that was designed within the European JESSI project.
Atmel engineers have been successfully making gate arrays for some of the world’s biggest computer makers for more than a decade. That’s some 650 different personalizations. Now we are offering our latest generation to the public.

Here are seven reasons why you should pick Atmel for your next gate array.

1. FULL FAMILY: Currently, we offer eight devices from 4K to 160K gates and up to 360 pins.

2. PERFORMANCE: We use a 0.8 micron process so our gates run fast (260 picosecond inverter delays), can burn less fuel (3.3 Volts) and can meet MIL-STD-883C.

3. TRANSLATION EASE: Transfer existing designs into our arrays for alternate sourcing. Atmel guarantees to meet or beat the original. Or, you can prototype your design with our programmable logic devices.

4. PACKAGES: We’re a leader in tape automated bonding (TAB) and other low-profile, high-pin-count packages, so our arrays use less board room.

5. OPEN DESIGN SYSTEM: We make circuits, not design systems. Use your favorite hardware and software.

6. TEST PROOF: JTAG eases in-house system test, and cuts test development time.

7. MEMORY: Because we’re a memory leader, we can put SRAM or EPROM devices on your gate array.

So, if you’re looking for an old hand at gate arrays, look to Atmel; we’ve been making great arrays for almost as long as they’ve been around. Call, write or FAX us to get our latest gate array literature.
The 1980s brought a new class of powerful, design-oriented applications based on single-user workstations. The challenge for the '90s will be to enable developers and knowledge workers to share these applications in workgroups. Collaboration among multiple users and the sharing of objects—not files—will provide the next major gain in productivity.

ObjectStore is an object-oriented database management system for applications written in C++. ObjectStore provides complete DBMS functionality for highly interactive, design-intensive applications.

ObjectStore offers:
- easy migration of existing C applications
- interactive performance comparable to single-user file-based applications
- complete distributed DBMS functionality
- version and configuration management
- concurrency control for collaborative work
- choice of C++ library interface or full object query language

ObjectStore is available now for the Sun-based LAN configurations. To attend a training course or ObjectStore Seminar near you, please call 617-270-9797, ext. 132.

Design Applications
- ECAD
- MCAD
- A/E/Construction
- CASE
- CAP
- Multimedia
- Imaging
The hardware simulator compiles just as fast, if not faster, than software VHDL simulators. No trade-offs are made in the user interface either. And there’s complete source-level debug capability. Users can set breakpoints on statements or can breakpoint on variable values. They can also trace variables and signals, display traces, single-step, and do all of the things expected from the source-level debug capabilities, user interface, and simulation control of a software simulator.

Ikos will show the VHDL product at DAC, and will deliver it by the end of the year. Fazakerly emphasizes that there’s definitely a need for VHDL acceleration because in the future, almost everyone will use it for top-down design. “There’s no question about it, VHDL is the design language of the future.” VHDL makes it possible for designers to play with architectures and algorithms without worrying about implementation details. And that, says Fazakerly “is really the promise of top-down design.”

VHDL, or any HDL, is useless without synthesis tools. Logic synthesis is hardly an unknown technology to any engineer—over 25% of the technical and panel sessions at the show feature synthesis. As it matures and moves into the mainstream, synthesis must become flexible enough to handle the wide range of applications it’s being used for.

Illustrating that flexibility is a digital-signal-processing synthesis environment jointly developed by Comdisco Systems Inc., Foster City, Calif., and Synopsys Inc., Mountain View, Calif. The toolset, which will be demonstrated at DAC, combines Comdisco’s workstation-based Signal Processing WorkSystem (SPW) and Synopsys’ VHDL synthesis software. Users design DSP algorithms and optimized architectures with the SPW’s hierarchical signal-flow-diagram approach. When the architectural-level design is complete, SPW automatically creates a VHDL specification that’s read by Synopsys’ VHDL synthesis tool to invoke the gate-level implementation.

Paul Titchener, vice president of technology for Comdisco, asserts that the “top-down approach to DSP design is important because it allows system- and architectural-level alternatives to be quickly investigated without having to perform time-consuming low-level implementations.”

Also addressing the flexibility of logic synthesis is a technical paper titled “Control optimization based on resynchronization of operations,” from Stanford University, Calif. Synthesis can be tuned to optimize control circuits, which determine when and in what order events will occur in synchronous digital systems. Generally, control circuitry is defined as a finite state machine. Designing and optimizing these circuits is becoming increasingly difficult due to increased complexity and concurrency.

Previous control-optimization approaches used microcode compaction or state-assignment techniques, which turned out to be restrictive. The Stanford University paper outlines a new method based on resynchronization of operations, resulting in lower cost and more efficient circuits. The basic premise is resynchronization redundancy. If a control system is defined as a sequence of states with certain states prioritized, it might be possible to delay execution of certain redundant states and then resynchronize them. The resynchronization algorithm categorizes the states and their interdependencies, and then optimally...
structures the state machine.

Another paper on logic synthesis zeros in on a growing problem in timing synthesis—timing faults induced by variables in the manufacturing process. The paper was jointly authored by researchers from IBM Corp., Boulder, Colo.; University of Texas, Austin; and Microelectronics and Computer Technology Corp., Austin, Texas.

The authors assert that as circuit delays approach worst case, a timing margin must be inserted to avoid timing faults resulting from manufacturing-process variables. In the best case, products can simply be speed-selected in the manufacturing process. But in the worst case, design changes might be needed if the process variable is overly large. Logic synthesis optimizes timing with circuit compaction, so there's a high likelihood of process variations causing a timing fault.

The paper contains an extensive mathematical proof, which illustrates that the probability of a path delay in a manufactured circuit exceeding the clock interval increases monotonically as the variation in path delays decreases. To reduce the circuit's sensitivity to manufacturing-process variations, there must be a reasonable timing margin between the worst-case delay and the system-clock interval. Synthesis and test teams will need to employ some concurrent engineering to jointly define reasonable timing margin.

Concurrent engineering has promised a lot: All kinds of engineers working together on a project up front to create a correct-by-design product. Teamwork and cooperation are the first ingredients in the recipe for success. Yet, with increasing complexity, there is a high likelihood of process variations causing a timing fault.

The best address for Siemens Semiconductors:

- **Wien**
  - Tel. (022) 7171-5661
- **Melbourne, Vic. 3121**
  - Tel. (03) 420-1111
- **Bruxelles**
  - Tel. (02) 536-2111
- **São Paulo—SP**
  - Tel. (011) 833-2211
- **Mississauga L3T 1P2**
  - Tel. (416) 564-1995
- **Zürich**
  - Tel. (01) 495-3111
- **Berlin 10**
  - Tel. (030) 3993-0
- **Düsseldorf 1**
  - Tel. (0211) 399-0
- **Frankfurt 1**
  - Tel. (069) 797-0
- **Hamburg 1**
  - Tel. (040) 2869-0
- **Hannover 81**
  - Tel. (0511) 877-0
- **München 80**
  - Tel. (089) 9221-1439/1438
- **Nürnberg 1**
  - Tel. (0911) 654-0
- **Stuttgart 1**
  - Tel. (0711) 2076-0
- **Ballerup**
  - Tel. (44) 7744-77
- **Madrid**
  - Tel. (01) 5654062
- **Paris**
  - Tel. (1) 4922-3810
- **Sunbury on Thames**
  - Tel. (0932) 752615
- **Amaruussie/Athen**
  - Tel. (01) 6854-1111
- **Hongkong**
  - Tel. (5) 65330222
- **Milano**
  - Tel. (02) 6766-4241
- **Buenos Aires**
  - Tel. (30) 7578-86
- **Dublin**
  - Tel. (01) 3028-55
- **Tokyo 100**
  - Tel. (03) 201-2401
- **Oslo 5**
  - Tel. (02) 633000
- **Den Haag**
  - Tel. (070) 333333
- **Alfragide**
  - Tel. (01) 418333
- **Buenos Aires**
  - Tel. (02) 300411
- **Taipei**
  - Tel. (02) 5234700
- **Seoul**
  - Tel. (02) 275-6111
- **Kista**
  - Tel. (08) 7033500
- **Helsinki**
  - Tel. (9) 0105105
- **Singapore 0513**
  - Tel. 7760044
- **Istanbul**
  - Tel. (01) 1510900
- **Iselin**
  - Tel. (202) 606-4300 (Discrete)
- **Santa Clara**
  - Tel. (408) 850-4500 (ICs)
- **Cupertino**
  - Tel. (408) 725-7910 (Opto)
- **Johannesburg**
  - Tel. (011) 407-4111

**MODULAR EMULATION GOES FROM 10,000 TO 1 MILLION GATES**

The modularRPM (mRPM) product lets several Quickturn RPM emulation systems be connected and operate as one large emulator that can handle designs of up to one million gates. Individual RPM systems come in 10k- and 50k-gate versions. mRPM includes OneView software and MRPM Interconnect Module (mRPM IM) hardware that integrates up to 20 emulators. The software's user interface can determine the connections needed between several RPMs, configure and load several RPMs, and configure and load mRPM Interconnect Modules. The OneView software costs $49,000 for each user license, and can be used with up to 20 RPMs applied to one emulation. mRPM IM is priced at $30,000 for 1080 switched signals. It can be expanded incrementally at $25,000 for each additional 1080 signals, up to a total of 4920 signals. All mRPM tools will begin shipping in the third quarter.
With the development of the new Enhanced Serial Communication Controller (ESCC2), Siemens has demonstrated a new genius in high-speed multi-protocolling. The ESCC2 (SAB82532) offers an extraordinary range of protocol options at a high-speed transfer rate of up to 10 Mbit/sec in synchronous mode. Supporting X.25 LAPB, ISDN, LAPD, HDLC, SDLC, and both ASYNC and BISYNC, the ESCC2 offers outstanding capabilities for a wide variety of applications. And it is as adaptable as it is powerful. The ESCC2's flexible 8/16-bit bus interface allows it to easily adapt to either Intel or Motorola microprocessors. Plus, it provides direct 8/16-bit accessibility to all registers, as well as DMA and both vectoring and non-vectoring interrupt modes. This ensures efficient data transfer to and from host system memory, for fast, accurate and reliable multi-protocolling.

For superior performance and flexibility, the ESCC2 features clock recovery up to 4 Mbit/sec, storage capability of 64 bytes in each of its four on-chip FIFOs and four encoding schemes: NRZ, NRZI, FMx and Manchester. In addition, it offers user-programmable features such as 16/32-bit CRC, time slot assignment, and an 8-bit parallel port. The result is an excellent CMOS device with only 40 mW power consumption for all kinds of multi-protocol applications.

For more information on the ESCC2, or to find out how you can receive your inexpensive PC-based evaluation kit (EASY532), call 800-456-9229, or write: Siemens Components, Inc. 2191 Laurelwood Road Santa Clara, CA 95054-1514 And put the communications genius of Siemens to work for you.
EE DESIGNER III/E.
TOTAL INTEGRATION.
NO LIMITATION.

**Schematic Capture**

**Analog Simulation**

**Logic Simulation**

**Thermal Analysis**

**PCB Layout**

**Analog Design**

** Autorouting**

**Fabrication Drawings**

**Interfaces**

**TEAM VISIONICS**
2953 Bunker Hill Lane
Santa Clara
California 95054 USA
TEL: (1) 408 662 0123
FAX: (1) 408 492 1380

The Serious PC-Based CADSystem
for Serious Design Professionals
1-800-553-1177

CIRCLE 148
**DAC PREVIEW**

Developed programs. A graphical interface provides consistent methodology for accessing and using framework-integrated software (see the figure). In addition, the Design Desk Toolkit is a set of utilities that lets users customize the framework.

Emphasis on integration and framework standards will continue to increase. Over the past year, Electronic Design Automation Companies (EDAC) has researched the standards issue, and will present the findings of its study at DAC. It will also propose which "next steps" are needed to enable the EDA industry to adopt standards. Andy Graham, president of the CAD Framework Initiative (CFI), states that "users are saying loud and clear that they don't want a framework unless it adheres to standards and they can get multiple vendors' tools in and out of it." Users want frameworks that help them integrate tools today.

CFI is working to solve the integration problem, and will demonstrate the most recent fruits of its labor at DAC. One of CFI's latest efforts is the formation of a users' group, which will have its first meeting on the last day of the show. The users' group is meant as a new type of forum for the end user and the systems integrator to help define the requirements for solving the integration problem. Inputs from the group meetings will give CFI clearer guidance on how to expand its focus beyond EDA. For instance, CFI would like to spread its activities into the CASE and mechanical CAD areas. Concurrent engineering will require that all of those areas exchange data.

At last year's DAC, CFI demonstrated the results of its integration project. Tools from various vendors exchanged data through a CFI-developed procedural interface (PI). This year's DAC attendees can see CFI's integration project taken one step further because it will involve the work of two other CFI technical subcommittees. The improved version of the design-representation PI will show intertool-communications and tool-encapsulation capabilities. Tool encapsulation brings tools into the desktop of a framework with tool-abstraction specifications.

The DAC demonstration will illustrate the interplay of a framework's major parts: the design representation, tool communication, and the desktop. In addition, vendors will not only show that they implemented the drafted specification, but that they did so with the intention of bringing the implementation to the market as a product. There are 31 participants in the projects, and a fair portion of those will announce plans to bring a compliant product to market.

Among other things, CFI's procedural interface was improved over the past year by adding the ability to represent data hierarchically. The original PI used a scalar, flat data representation. The improved interface can also handle buses and buses.

**Schematic Capture Runs In Integrated Environment**

Schematics is a new schematic-capture program from Micro-Sim that provides an integrated environment for graphical definition, simulation, and analysis of circuits. The program achieves the integration by linking directly to the PSpice simulator and Probe waveform analyzer. New symbols and parts attributes are defined with the symbol editor. Schematics runs on PCs as a Windows 3.0 application. It also runs on Sun workstations. Schematics drawings and symbol libraries are interchangeable between the PC and Sun version. Schematics can be purchased as part of a Genesis Windows 3.0 package, which costs $1250 through September. After that, it will cost $1750. The Sun version of Genesis costs $4150 through September, and $5950 after that.

**Popular PCB Tools Migrate To UNIX Workstations**

The Pads-2000 pcb-board design system will soon run on UNIX workstations. Previously, Pads-2000 tools were available only on personal computers. The tools will first run on the Sun Sparestation under Open Look X-Windows. With the workstation-based Pads there are no design-size limits. In addition, there's a 1-µm database and automatic copper fill. An interactive push-and-shove router handles curved traces. The UNIX-based Pads-2000 software, which will be available in late summer through various licensing arrangements, will cost less than $15,000.

**CAD Software Inc., 119 Russell St., Suite 6, Littleton MA 01460; (508) 493-8223. **

**CIRCLE 466**

Booth 439

**MicroSim Corp., 20 Fairbanks, Irvine, CA 92718; (800) 245-3022. **

**CIRCLE 467**

Booth 1950

**Electronic Design**

JUNE 13, 1991
Who says you can’t afford the world’s best PLD development tools? Data I/O®’s industry-standard design software and programming solutions are more powerful—and more affordable—than ever before. So now the best tools on the market are also the best value.

**NEW ABEL-4** marks a major milestone in PLD software. The leader in device support, ABEL-4 automatically identifies which PLDs match your design needs with new SmartPart™ intelligent device selection. New optional device fitters automatically assign pins and configure macrocells for complex device architectures. And an all-new user interface speeds the entire PLD design process.

A major new version of the leading schematic capture software, **NEW FutureNet®-5**, redefines “ease-of-use” with pop-up menus, extensive dialog boxes and a fast symbol browsing feature.

To make designing for testability practical, choose **NEW PLDgrade™**. This inexpensive fault grading software helps you optimize your design for testability before production.

And the affordable **NEW 2000 Programming System** brings the cost of high-performance programming down to earth. Its innovative technology makes programming any PLD—even surface-mount devices—fast and easy.

**CALL TODAY** for your FREE tutorial on designing with PLDs—a $12.95 value.

1-800-247-5700

The Personal Silicon Experts
Verification software flaunts full distributed processing

Release 8.0 of the SL-Verify suite of design-verification software features full distributed processing, layout-versus-layout capability, and a direct Dracula-rule-set translator. The suite consists of a design-rule checker, an electrical verification tool, a mask-data preparation tool, and software that analyzes and predicts manufacturing yield. Distributed processing can occur in all phases of design verification: design-rule checking, electrical verification, and mask-data preparation. A Dracula-rule-set translator is a free option to existing Dracula customers so that companies can migrate to SL-Verify without losing the time they invested in their existing rule sets. Also included in Release 8.0 are layout-versus-layout and schematic-versus-schematic comparisons. The job-preparation preprocessor allows for variables to specify rules, so engineers can update design rules quickly when changes occur.

Silvar-Lisco, 703 E. Evelyn Ave., Sunnyvale, CA 94086; (408) 991-6000. CIRCLE 468

EXCESS INVENTORY EDUCATES KIDS

Let EAL turn your obsolete inventory into scholarships for needy kids.

Call Peter Roskam Executive Director at (708) 690-0010 for more information

Educational Assistance Ltd.
P.O. Box 3021, Glen Ellyn, IL 60138

NEW!

Susie™

(Standard Universal Simulator for Improved Engineering)

The only Real-time fully automated design verifier for:
- Multiple XILINX™, ACTEL™, ALTERA™...
- Any logic design; memories, PLDs, etc.
- Works directly with your present tools
- Breadboards your design in seconds
- Automatically reports design errors

Call for a free Susie Working Model (805) 499-6867 FAX (805) 498-7945
Order Desk 1-800-48-SUSIE

Susie works like a real hardware:
you can toggle switches, move jumpers replace HEX and JEDEC, change IC timing parameters add new test vectors, etc., all without software compilations.

ACTEL, ALTERA, XILINX are trademarks of their respective holders.
COMING ATTRACTIONS:

Design For Testability:
In the June 27 Electronic Design, you'll learn how to automatically generate test vectors with an ATPG tool from a behavioral description written in HDL. By taking advantage of an ATPG tool, you won't pay a price in chip area or performance.

CAE -- Advanced Tools:
An important element of top-down design, logic synthesis allows designers to describe systems at a high level and let the software create the circuitry. Read about it in the August 22 Electronic Design.

Electronic Design:
The leader in Design Automation Coverage

MORE IN THE SERIES OF DESIGN ADVANTAGES

LOG/iC
THE SHORTEST CONNECTION BETWEEN IDEA AND SILICON!

Design Advantage #4
PGA SUPPORT
From simple or complex PAL's, PGA's, or full Gate Arrays, LOG/iC supports them all—and from the same design file. Talk about design freedom!

Design Advantage #11
FLOW CHART ENTRY
At last! A screen input method for state machines that's just the way you think...with flow charts! STATE/view™ makes FSM designs easier, faster, and fun!

Contact ISDATA 1-800-777-1202 for complete details on these and other design advantages of LOG/iC.

Our list can help you do the other things you have on your list. Such as buy a car...estimate social security...start the diet...check out investments...

Our list is the Consumer Information Catalog. It's free and lists more than 200 free and low-cost government booklets on employment, health, safety, nutrition, housing, Federal benefits, and lots of ways you can save money.

So to shorten your list, send for the free Consumer Information Catalog. It's the thing to do.

Just send us your name and address. Write:

Consumer Information Center
Department LL
Pueblo, Colorado 81009

A public service of this publication and the Consumer Information Center of the U.S. General Services Administration
Qualidyne delivers feature-rich supplies to the most rigid specs. Margining, inhibit, input power fail signal, and an integral ball-bearing fan are standard features. Options include power factor correction, DC input, and automatic current sharing with an isolated power supply fail signal -- ideal for redundant power (N + 1) applications.

**User Configurable**

- 1 to 9 Outputs
- 750 to 3000 Watts
- 2V to 56VDC Outputs
- Auto Current Share (N + 1)
- New -- Three Year Warranty
- Compact: 5" x 5" or 5" x 8" Cases

Qualidyne also offers:

- **Low Profile**
- **User-Adjustable**
- Wide Range Outputs
- 400 to 1000 Watts
- AC or DC Inputs
- 1 to 9 Floating Outputs
- 0.99 Power Factor Option *
- AC to DC Switchers
- DC to DC Converters

**Multi-Output Models - 3, 4, or 5 Outputs (Partial Listing)**

<table>
<thead>
<tr>
<th>Size (HxWxL)</th>
<th>Total Watts</th>
<th>Output 1</th>
<th>Output 2</th>
<th>Output 3</th>
<th>Output 4</th>
<th>Output 5</th>
</tr>
</thead>
<tbody>
<tr>
<td>5x5x10&quot;</td>
<td>750W</td>
<td>5V/100A</td>
<td>5-15V/20A</td>
<td>5-15V/20A</td>
<td>5-24V/5A</td>
<td>5-24V/5A</td>
</tr>
<tr>
<td>5x5x11.5&quot;</td>
<td>1000W</td>
<td>5V/120A</td>
<td>5-15V/20A</td>
<td>5-15V/20A</td>
<td>5-24V/5A</td>
<td>5-24V/5A</td>
</tr>
<tr>
<td>5x5x11.5&quot;</td>
<td>1000W</td>
<td>5V/150A</td>
<td>5-15V/20A</td>
<td>5-15V/20A</td>
<td>5-24V/10A</td>
<td>5-24V/10A</td>
</tr>
<tr>
<td>5x5x13.75&quot;</td>
<td>2500W</td>
<td>5V/400A</td>
<td>5-15V/20A</td>
<td>5-15V/20A</td>
<td>5-24V/10A</td>
<td>5-24V/10A</td>
</tr>
</tbody>
</table>

**Single Output Models (Partial Listing)**

<table>
<thead>
<tr>
<th>Size (HxWxL)</th>
<th>Total Watts</th>
<th>Output 2-4VDC</th>
<th>4-6VDC</th>
<th>7-12VDC</th>
<th>12-28VDC</th>
<th>28-56VDC</th>
</tr>
</thead>
<tbody>
<tr>
<td>5x5.5x10&quot;</td>
<td>750W</td>
<td>2-4V/187A</td>
<td>4-6V/150A</td>
<td>7-12V/83A</td>
<td>12-28V/27A</td>
<td>28-56V/14A</td>
</tr>
<tr>
<td>5x5x11.5&quot;</td>
<td>1000W</td>
<td>2-4V/200A</td>
<td>4-6V/200A</td>
<td>7-12V/84A</td>
<td>12-28V/36A</td>
<td>28-56V/16A</td>
</tr>
<tr>
<td>5x5x11.5&quot;</td>
<td>1500W</td>
<td>2-4V/375A</td>
<td>4-6V/300A</td>
<td>7-12V/125A</td>
<td>12-28V/54A</td>
<td>28-56V/27A</td>
</tr>
<tr>
<td>5x5x11.5&quot;</td>
<td>2000W</td>
<td>2-4V/400A</td>
<td>4-6V/400A</td>
<td>7-12V/167A</td>
<td>12-28V/72A</td>
<td>28-56V/36A</td>
</tr>
<tr>
<td>5x5x15.5&quot;</td>
<td>3000W</td>
<td>2V/700A</td>
<td>5V/600A</td>
<td>12V/250A</td>
<td>24V/125A</td>
<td>48V/86A</td>
</tr>
</tbody>
</table>

**FREE CATALOG**

Complete line of quality power supplies from 100 to 3000 Watts.

3055 Del Sol Blvd., San Diego, CA 92154
(619) 575-1100  fax: (619) 429-1011

CIRCLE 127
ONE GOOD OTP
DESERVES ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
AND ANOTHER
Our list of OTP microcontrollers goes on and on. But our special offer on all OTP Development Tools ends July 31st!

Production-Ready, Production-Priced.

It takes awhile to call the roll of Motorola's 68HC05 and 68HC11 One-Time Programmable (OTP) microcontrollers. Packed with more on-chip functions and package options than ever before, our OTP line-up is the most impressive in the industry. And it's growing daily.

These industry-leading OTPs are supported by Motorola's unparalleled manufacturing muscle. And they're aggressively priced to give your products a critical cost advantage in the marketplace.

Motorola's OTPs are ideal for prototyping or for production when different codes for model variations are required. And they allow you to sidestep mask charges, minimum quantity requirements, and the delays typically associated with custom parts.

One-Time Programmable (OTP) Microcontrollers

<table>
<thead>
<tr>
<th>OTP Part Number</th>
<th>Features</th>
<th>MCU Emulation</th>
<th>Production Tools</th>
</tr>
</thead>
<tbody>
<tr>
<td>68HC705B5</td>
<td></td>
<td>68HC05B5</td>
<td>M68HC705B5PGMR</td>
</tr>
<tr>
<td>68HC705C5</td>
<td></td>
<td>68HC05C5</td>
<td>M68HC705C5PGMR</td>
</tr>
<tr>
<td>68HC705D9</td>
<td></td>
<td>68HC05D9</td>
<td>M68HC705D9PGMR</td>
</tr>
<tr>
<td>68HC705J2</td>
<td></td>
<td>68HC05J2</td>
<td>M68HC705J2PGMR</td>
</tr>
<tr>
<td>68HC705J8</td>
<td></td>
<td>68HC05J8</td>
<td>M68HC705J8PGMR</td>
</tr>
<tr>
<td>68HC711D3</td>
<td></td>
<td>68HC11D3</td>
<td>M68HC711D3PGMR</td>
</tr>
<tr>
<td>68HC711J5</td>
<td></td>
<td>68HC11J5</td>
<td>M68HC711J5PGMR</td>
</tr>
</tbody>
</table>

Get on board with 25% savings on all OTP Development Tools. Call your distributor today!

To get you up and running in no time, Motorola offers a versatile portfolio of economical OTP Development Tools. From simple programmer boards for downloading code to full-feature, compact development systems for non-invasive, real-time, in-circuit emulation.

And now you can save 25% off the OTP Development Tools of your choice by taking advantage of our special limited-time offer. To order, or to obtain pricing information, simply contact your participating Motorola distributor.

Hurry, this special Development Tool offer expires July 31, 1991.

But with Motorola OTP microcontrollers, there's no end to what you can do.
The TEK-AT2 386SX belts out an extremely powerful performance with a 386SX chip set running at 16 or 20 Mhz. When you need it, the all CMOS TEK-AT2 supports up to 16 Mbytes of total onboard memory. And Mixed DRAM mode allows up to 1 Mbyte of Flash EPROM and up to 1 Mbyte of battery-backed SRAM disk space.

The TEK-AT2 386SX PACKS THE HOUSE
This harmoniously integrated 7" x 4.7" ruggedized PC, with onboard hard disk interface, floppy disk controller, two serial ports and parallel port, gives you the power you always needed, in the size you always wanted. And when you bring on our piggyback TEK-PG VGA controller, you have a complete industrial computer in the palm of your hand.

AUDITION THE EXTREME PERFORMER TODAY. CALL TEKNOR MICROSYSTEMS AT 1(514) 437-5682 OR FAX US AT 1(514) 437-8053 WE'RE IN TUNE WITH YOUR SINGLE BOARD COMPUTER NEEDS.
Over the last decade, narrowing market windows and global competition have forced engineering organizations to rush increasingly complex designs into production as quickly as possible. Although the advent in the 1980s of computer-based design tools eased the crunch somewhat, the ensuing proliferation of ever more sophisticated and specialized tools has clouded the picture.

Computer-based design sped up and automated almost every aspect of the design process from concept to simulation, from verification and test to layout, and from detailed design to documentation. The accuracy and quality of the designer’s work benefited greatly. But if four or so tools were enough to design an integrated circuit 10 years ago, today’s designs may require 20 tools or more.

Some of the productivity gains promised by design automation never materialized. That’s because data produced by one design tool couldn’t easily be passed to the next. The tools couldn’t manage and provide access to the hundreds of data files that were created during a design project. For a team of designers working together but using several tools, finding the right data, learning how to access the various tools, moving data from one tool to the next, or ascertaining the status of the project as a whole became nearly impossible.

To make matters worse, the design environment is typically a pot-luck assortment of hardware and software. The hardware might include departmental systems, workstations, and dedicated turnkey CAD systems. Operating systems run the gamut of proprietary systems, such as VMS, and cross-platform systems, such as UNIX. Even an all-UNIX environment will involve different UNIX implementations used by the various platform vendors, most of which aren’t fully compatible.

The design tools themselves represent an even wider variety. Some are commercial and some are produced in-house. Not only that, the mix of tools rarely stays the same for long. When new systems aren’t simply replacing the old ones, then they’re just added to the soup. It’s no surprise when the new tools don’t communicate well with the old.

Then there’s the pool of design data, which, during the course of a design, is continually growing. Swelling libraries of active and inactive designs must be managed effectively and reliably. Designers must be able to track the evolution of product data toward a finished design. The data should be accessible to all team members and to management as well as to related functions outside the team, all on-line. The precision needed to accomplish this data management, however, is often lacking.

All these factors add up to errors. According to recent studies, design errors account for an average of 20% of design costs and contribute 37% of product-development time. Any technology that significantly reduces errors is extremely valuable.

One answer to this problem is frameworks, which integrate tools and data through a single user interface. In addition to a common interface, these software-support tools, which are built on the vendor’s base CAD applications, offer a shared database used by all tools and a high degree of interactivity between tools.

**TWO TYPES OF FRAMEWORKS**

There are two implementations of framework technology available today: EDA frameworks and design-data-management frameworks. In general, EDA frameworks are specialized and support closely related tasks within a highly integrated EDA environment. EDA frameworks are meant to move design data between applications. Because these frameworks handle product-specific data, such as pins, gates, and geometric shapes, their tool sets tend to be tightly integrated by means of modification of their source code. While EDA frameworks ease data translation and remove
some of the burden of relearning different syntaxes, they generally aren't optimized to acquire and use management data to control the work process effectively. This is where design-data-management frameworks excel. They supply management with data to support high-level functions such as design-version control. They also help with management of configurations, tools and tool runs, and the overall design process. Companies need a combination of EDA frameworks and design-data-management frameworks to address design-management problems throughout the entire span of product development.

For designers, a successful framework has to support integrated access to the best tools available, offer an uncomplicated interface to all tools, and clearly represent design data and work-in-progress for multiple tools. It must automatically feed a tool the right input file, but it should also offer the flexibility to jump back a few revision levels. The Institute for Defense Analysis estimates that such a framework can reduce product-development time by 40 to 60%. The Technology Research Group estimates that frameworks can increase productivity by as much as 30%.

For engineering management, however, the right framework can mean more than that. Management has to solve the total product-design problem, not just the relatively narrow concerns of individual designers. In most cases, product design is an interdisciplinary effort. Each discipline—mechanical, electronic, and software—has its own set of tools and design-process problems. The framework can help ECAD, MCAD, and CASE to work together efficiently. The framework must manage design data generated by various tools on various platforms in a variety of geographies. It must also manage that data for revision control, configuration control, and design traceability. Moreover, it must enforce a design methodology within this same heterogeneous environment.

Another benefit that project and engineering managers can derive from a framework is the ability to employ concurrent engineering techniques to improve team and organizational productivity. A variety of functional groups must be able to participate in design from the conception stage. That's possible with a multidiscipline design environment under automated control.

The design industry first introduced computer assistance to the design process in the form of frameworks optimized for a specific set of tools. In general, this is a specialized framework that supports a few closely-related tasks, which they serve very well with a highly integrated environment. However, because it’s optimized for tight integration rather than flexibility, this approach has limitations:

• It constrains access to new tools and tool technologies
• It can't be easily extended to accommodate multidiscipline design activity
• It can only be used on the platforms that support the base applications

Still, if very tight integration is important, and if the tools represented by the base applications are acceptable, then an EDA framework is an excellent solution for a particular design domain. But addressing the entire span of product development calls for a mix of these EDA frameworks from a variety of sources. The result would be pockets of automation in a basically manual design process.

It's clear that a higher order of framework is needed, above and beyond EDA frameworks, to offer coherency and stability for the design environment as a whole as well as the process it supports. It needs to balance the designer's need for flexibility with management's need for control. In addition, the framework must support an open, multivendor solution.

The flexibility provided by an open framework is not so much to enable users to change tools and methodologies in the middle of the design process. It's so you can shape the framework to the environment, rather than the other way around. In an open framework, designers can have the tools and techniques they're comfortable with, regardless of their discipline. The framework's backplane-like openness also lets management adapt the framework to new projects, just as you would upgrade a computer by plugging in new boards. A superior design-management framework should also preserve the CAD manager's investment in workstations and other computing platforms.

To date, the most promising effort to address this open-framework issue is the work of the CAD Framework Initiative (CFI), a consortium of vendors, computer makers, and end users. The group's expressed goal is to define the standards for procedural interfaces between framework components. The idea behind CFI is that if a given framework complies with it's standards, then any tool vendor, computer builder, or in-house tool developer that
respects those standards can play a part in its evolution. Participants can create a customized environment into which new tools and processes can be integrated with a minimum of effort.

**UP TO THE STANDARD**

There’s no such thing as a fully standards-compliant framework yet, but the PowerFrame framework from Digital Equipment Corp., Maynard, Mass., has a good deal of the CFI-specified structure in place. It can provide needed stability to a heterogeneous design environment now.

The PowerFrame software establishes a compatible framework for using applications from diverse design-tool vendors. It offers the freedom and advantages of selecting from the best current application base while integrating those applications into an homogeneous environment based on industry-standard windowing.

On top of that, the PowerFrame framework implements concurrent engineering: it supplies the automated mechanisms to coordinate and drive work-in-progress across multiple engineering disciplines. Concurrent engineering requires a highly interactive framework that will track and enforce design methodologies and data for many tasks being performed in parallel. PowerFrame melds all the tools, data, and engineering disciplines into one common environment to drive the design process according to users’ methodologies.

A PowerFrame framework supports a heterogeneous network of CAD workstation users. It runs under the ULTRIX operating system on Digital’s RISC and VAX systems, the VMS operating system on VAX systems, and the UNIX operating system on Sun-4, Sun-3, SparcStation, SparcServer,

---

**POWERFRAME SUCCEEDS AT NEC**

When NEC Electronics Inc., Mountain View, Calif., set out to offer its high-end ASIC customers a suite of advanced design-automation tools, the company was keenly aware of the need for a fully integrated design environment. “The complexity of ASIC designs is moving well beyond 100,000 gates,” said Hiro Hashimoto, associate vice president and general manager of NEC’s ASIC business unit. “Providing front-to-back support for advanced-ASIC-design methodologies within a unified environment is the only way to meet our customers’ design cycle and performance requirements.”

With that goal in mind, NEC turned to DEC’s PowerFrame design-management framework as the umbrella under which a diverse set of tools from several vendors would coalesce into a streamlined design process.

The objective of the project was to implement a PowerFrame environment for use in their “Open CAD for Cell-based Design” program. The project was accomplished jointly between NEC and Digital, with the assistance of several tool vendors: Cadence Design Systems Inc., Synopsis Inc., and Viewlogic Systems Inc.

NEC had a number of defined requirements for its PowerFrame implementation, which included, among others, check-point and version management of all design files, maintenance of a top-down methodology, sequential process control, and operation within a distributed-computing environment with many different CPUs, tools, and machines. The integration process was iterative, with many refinements that led to a satisfactory result.

First, to begin its CAD-system analysis, NEC produced a data flow diagram that included all the tools and files in the process. For design entry, Viewlogic’s Workview/Viewdraw tools were chosen for encapsulation within the PowerFrame environment.

On an alternate design path, but also for design entry, was the UNIX vi editor. Edineto and Verlinet, Viewlogic’s translator tools, were also included. Other tools included the Synopsys Design Compiler, used for logic synthesis, the Verilog and Veritme simulation tools, the Edif—flatten and E2V translator tools, and the Cell3 Ensemble tool for triple-layer-metal cell-based layout.

Continuing with the CAD-system analysis, a use model was created to determine the user environment. It was determined at this stage that a top-down methodology would be used. A set of policies was implemented to assure that designers would have access to the latest version of released data. Then, a data model was developed to present data in a task-oriented fashion. The datasets were defined according to separate views: schematic entry, logic synthesis, and simulation.

Over eight possible PowerFrame processes were identified. This was done by grouping tools together within automation boundaries to identify tools that would be used together in a series. After analyzing each tool’s inputs and outputs, options, and data relationships, it was determined that eight separate tool agents were required. Similarities of function, design methodology, and input and output allowed one tool agent to encompass more than one tool in some cases.

Finally, NEC arrived at a simplified, yet enhanced ASIC design process in which the burdens of version management and checkpointing, and checkout and change control were lifted from the designer and managed by PowerFrame. The PowerFrame software served as a single, common, easy-to-use interface for all the tools in its environment without limiting their functionality.

Digital, in conjunction with NEC, transformed a CAD process that included many tools from multiple vendors running on different CPUs into a streamlined design process under PowerFrame. NEC’s ASIC design environment layered under Digital’s PowerFrame software is in use at NEC today.

---

E L E C T R O N I C   D E S I G N

J U N E 1 3, 1 9 9 1

67
IF 22 DIFFERENT COMPANIES ARE ALL OPEN TO THE SAME IDEA,

N A S F R O M D I G I T A L.

© DIGITAL EQUIPMENT CORPORATION 1991. THE DIGITAL LOGO AND POWERFRAME ARE TRADEMARKS OF DIGITAL EQUIPMENT CORPORATION.
If we told you we’re shipping a framework that lets you control the workflow, design data, design changes, process management, and everything else you have to contend with to meet your schedule, you’d probably be impressed.

If we told you we’ve implemented customized solutions of this framework for dozens of leading electronic manufacturers, and it lets their designers work with the design tools they now use on the systems they now have in place, and lets them add any tools they want in the future, you’d probably want to hear more.

If 22 of the leading design tool vendors told you they’ve embraced this framework work, you’d probably want to know its name.

It’s called PowerFrame. An embodiment of Digital’s Network Application Support (NAS), it’s one more example of our ability to deliver a truly open computing environment. An environment based not just on international standards, but on the philosophy of letting different applications on different computing systems from different companies all work together.

If you agree your design department could benefit from this kind of openness, then call 1-800-332-4636, Ext. 220 for more complete information on PowerFrame. Or visit Booth 1418 or one of the many other booths that will be demonstrating PowerFrame at the Design Automation Conference in San Francisco, June 17-21.

THE OPEN ADVANTAGE.
and HP/Apollo platforms. On UNIX platforms, all PowerFrame systems communicate using the TCP/IP network protocol.

In bringing together applications, design-data management, and design-process management, the PowerFrame software offers (Fig. 1):

- The ability to customize and expand the design environment with the tools of your choice
- Automatic creation and maintenance of design and library data for encapsulated applications (This can complement the EDA frameworks becoming available by providing access to multidiscipline tools from vendors and access to product-data-management systems.)
- Data tracking and configuration control with the ability to link to corporate product-data-management systems
- The ability to construct a hierarchy of design components and libraries to represent the appropriate methodology for a particular project

PowerFrame is made up of a set of functional components. The Design Manager Server maintains an active meta database, called a workspace, that tracks design, library, and tool data. The PowerFrame Executive, which is the graphical interface to the system, provides a straightforward method for invoking tools and displaying design, library, and tool data.

- A consistent graphical user interface to all of the resources of the design network, including tool invocation and product-design-data management
- PowerFrame can complement the EDA frameworks becoming available by providing access to multidiscipline tools from vendors and access to product-data-management systems.

POWERFRAME COMPONENTS

The PowerFrame software is made up of a set of functional components (Fig. 2). The Design Manager Server maintains an active meta database, called a workspace, that tracks design, library, and tool data. It can include a release tool that enables users to establish a formal beta or stable version of the design, which can then be made available to other team members or released to production.

The PowerFrame Executive, which is the graphical interface to the system, is based on the native windowing systems of the platforms supported by PowerFrame. It provides a straightforward method for invoking tools and displaying design, library, and tool data.

The Frame Administrator Utility configures workspaces according to customized definition files. In them, the various tools, data, and libraries that the design team needs are defined.

Each tool that's integrated into the PowerFrame framework is associated with an Encapsulation. Each Encapsulation includes a tool agent—the program that integrates the application with the framework—and the definition files that support the tool agent. No source-code changes must be made within the application to encapsulate it in the PowerFrame framework. Digital and several tool vendors provide encapsulation for a number of design tools. For those who want to write their own tool-agent programs for integrating unique applications into the framework, Digital provides an optional Integration Toolkit.

Because the tools themselves require no alteration to be encapsulated within the framework, new tools can be added at any time without having to start from scratch. In addition, Digital can continually improve PowerFrame without causing CAD managers to constantly update their tools.

In operation, the framework provides a graphical, universal front end to a group of "integrated tools," making all of the tools seem to be facets of a single system—the PowerFrame system. The framework manages input and output data, the files and file versions the tools generate, and user interactions.

The multiwindow environment that PowerFrame displays at the engineer's workstation is called a workspace. A workspace operates on a workspace, the permanent database used by the framework to manage and store design data. Users can log onto any workspace on the network to which they have access privileges.

The PowerFrame software greatly simplifies design tasks. Its user-friendly graphics interface is consistent no matter what tools are used. The window-based interface is intuitive and largely self-documenting. Menus, icons, and dialog boxes are used to invoke tools and to browse information about tools and data (Fig. 3).

By automating design-data management, the framework does the job of keeping track of the location and organization of files used by the tools. Also, configuration control tracks the versions of data and the relationships between versions through the design steps.

Another key to the PowerFrame software is its ability to manage the design process. The framework can automatically invoke tools in a predefined sequence using the appropriate data for each tool run. This feature ensures that the designer is always working with the right tool on the right data at the right time.

Implementing the PowerFrame framework isn't achieved overnight. But an open framework like
PowerFrame lets you shape it to your design needs and to the environment of your choice, not the other way around. You won’t be designing by the framework's rules in a restricted environment. But shaping the PowerFrame software to your needs takes planning (see PowerFrame Succeeds At NEC, p. 67).

The more carefully thought out and planned an implementation is, the better the framework will serve your team. To gain the greatest advantage in any implementation of PowerFrame, it’s helpful to follow some guidelines for planning.

An analysis of the user environment is a good place to start. The number of users, users per work group, the distribution of tasks within them, and their physical location are all factors. Other factors include the tools to be encapsulated and the computing environment. Also, a detailed data-flow diagram of the CAD process should be created.

The next step is to design a data model, which determines how data is to be organized and presented to users within PowerFrame. Much of this information will translate directly into the setup of the definition files for tool encapsulations.

One of the most important steps in effectively using a framework is to structure the design data to reflect the design environment. PowerFrame offers predefined, yet flexible data constructs that enable data to be organized and browsed in a number of ways. With the design process and its supporting data organized logically from the start, engineers won’t need to be concerned with files and directories. Instead, they can operate on groups of data organized by the task and tool in use.

Mapping the CAD process into PowerFrame processes is another crucial planning guideline. A PowerFrame process is a grouping of tools which can be run sequentially with a single invocation. The initial step in mapping the process is to identify the tools and translators that are involved in each phase of the overall process. The goal is to determine which tools may be placed into one PowerFrame process to simplify their use.

After the data model and design processes have been defined, the focus shifts to tool encapsulation. Doing so entails writing a tool-agent program and a set of definition files for each tool. Within these files is information on all of your design tools, what files those tools use and create, which systems the tools and their data reside on, how tools and data objects relate to each other, and the order in which tools should be executed. The tool-agent program invokes the tool and identifies its inputs and outputs. The definition files work together to organize and maintain technology libraries, tools, and design data. Once those files are established, a tool is part of the PowerFrame environment.

**LINKS TO PRODUCT-DATA-MANAGEMENT SYSTEMS**

PowerFrame manages design data as it relates to the active design process, yet that data has an impact on other activities in the corporation, from marketing to manufacturing. Design teams need a way to distribute that product information effectively and securely where it’s needed. Product-data-management systems (PDMS) provide the means to manage product data across an enterprise. Although PowerFrame isn’t designed for that purpose, it can ensure that the right data reaches the PDMS.

It’s difficult to keep a PDMS up to date because it’s a burden on engineers to fill out complicated forms every time they make changes. Consequently, the engineers tend to not fill out the forms, or defer their changes and batch many together, which means that at any given time the PDMS may not accurately reflect the current state of the design. This is even a bigger problem when tracking dependencies and versions.

PowerFrame’s tool-encapsulation approach allows this data to be tracked automatically, without bothering the engineers. Each time a tool session is finished, the agent can record all of this information. When the design is released to the PDMS system, the release process can use the information in PowerFrame and convey it to the PDMS—without any additional effort by the engineer.

One of the best features of PowerFrame is that it gives its implementers the freedom to choose the tools they need and fashion the methodology that will make their design process successful. That’s in the best interest of both the engineering firm that uses the framework and its tool vendors. The CAD Framework Initiative shows the vendors’ recognition of the value of open frameworks. Although CFI is far from completing its efforts, Digital’s PowerFrame is a heterogeneous design-management framework that meets several of the CFI ob-
Alliances of vendors and users have proved in the past to be a powerful force in shaping the EDA industry. In that vein, the PowerFrame Synergy program is a cooperative effort that brings together design-framework users, tool developers, and other organizations seeking to influence the continued development and enhancement of the PowerFrame environment.

The initial participants include resellers, joint developers of future enhancements, and application suppliers. In addition to those groups, participation in the program is open to users and standards consultants. One reseller, Harris Corp.'s Scientific Calculations Division, is committed to PowerFrame as an exceptionally strong, comprehensive integration system that responds to the need for increased design-team efficiency and design quality.

According to David J. Marini, Harris/Scientific Calculations' Vice President and General Manager, “Users want to choose the tools, platforms, and process models that meet their specific needs, regardless of vendor, and to manage them efficiently.” Each participant in the PowerFrame Synergy program shares a common interest: to promote a design-management framework with a stable architecture and interface standards.

Those attributes, Marini feels, will enable users to reap the benefits of efficient design management while protecting both current investments and future options. “We believe the PowerFrame environment represents at once the most proven and most promising basis for this effort,” Marini said.

PowerFrame Synergy Program Members

<table>
<thead>
<tr>
<th>Company Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADRA Systems Inc.</td>
</tr>
<tr>
<td>Applied Information Systems Inc.</td>
</tr>
<tr>
<td>Cadence Design Systems Inc.</td>
</tr>
<tr>
<td>Data I/O Corp.</td>
</tr>
<tr>
<td>Digital Equipment Corp.</td>
</tr>
<tr>
<td>GenRad Fareham Ltd.</td>
</tr>
<tr>
<td>Harris Corp./Scientific Calculations Div.</td>
</tr>
<tr>
<td>Logical Devices Inc.</td>
</tr>
<tr>
<td>Matra Datavis</td>
</tr>
<tr>
<td>MCC/CAD Framework Laboratory</td>
</tr>
<tr>
<td>McDonnell Douglas Systems Integration Co.</td>
</tr>
<tr>
<td>Meta-Software Inc.</td>
</tr>
<tr>
<td>Parametric Technology Corp.</td>
</tr>
<tr>
<td>PDA Engineering</td>
</tr>
<tr>
<td>Racal-Redac Inc.</td>
</tr>
<tr>
<td>Schlumberger Technologies CAD/CAM Div.</td>
</tr>
<tr>
<td>Sherpa Corp.</td>
</tr>
<tr>
<td>Silver-Lisco</td>
</tr>
<tr>
<td>Swanson Analysis Systems Inc.</td>
</tr>
<tr>
<td>Teradyne Inc.</td>
</tr>
<tr>
<td>Valid Logic Systems Inc.</td>
</tr>
<tr>
<td>Viewlogic Systems Inc.</td>
</tr>
</tbody>
</table>

Dirk Wauters, Director of Marketing for Integration Products at Valid Logic Systems Inc., asserts that “our support of PowerFrame through the PowerFrame Synergy Program gives customers the opportunity to create a standard inter-departmental working environment that incorporates different processes, such as electrical and mechanical engineering. The loose coupling of PowerFrame complements the tight integration of tools provided by Valid’s Design Process Framework, making it easier for customers to both develop their own integrated software environment and manage their unique design processes.”

“PowerFrame will do for design management what Unix did for operating systems,” states Tony Zingale of Cadence Design Systems. He continues that “users now have a true open environment that supports the entire product-development process.”

Program participants exchange information through meetings and technical forums, and have an opportunity to influence enhancements to the framework through direct contact with developers. The program also supports standards by continuing to build established standards into the PowerFrame system, as well as working in reverse to ensure that key features of PowerFrame are incorporated into future framework standards. In addition, the program provides the foundation and support necessary to quickly integrate a broad range of tools and services under the PowerFrame umbrella.
Minimize EMI During PCB layout before you build it!

Get your product to market fast and save time and money in the process! Now you can optimize your circuit boards early in the design cycle before hardware prototyping with a simulation tool developed by Bell-Northern Research for Northern Telecom. As a complement to the circuit board design system CBDS, PCP EMSIM allows designers to select, position and route components for minimum EMI emissions, decreasing the risk of failing government regulations, such as FCC, CISPR and VCCI.

Optimizing component selection, placement, and routing using PCP EMSIM enables you to reduce EMI before costly hardware prototyping. Scanning the revised prototype board on EMSCAN confirms the reduction in EMI, which is again verified by open field tests.

Comes and see PCP EMSIM & EMSCAN at Booth 1361

Marubeni INTERNATIONAL ELECTRONICS CORPORATION

PCP EMSIM, EMSCAN and CBDS are trademarks of Northern Telecom Limited.
"A 486 chip set in just three months." Arche's Paul Tien tells how Viewlogic's strategy made it possible.
As a leading international manufacturer of high performance 386 and 486 PCS, Arche Technologies knows that designing it right up front means a higher quality product and faster time to market.

It's a strategy that fits perfectly with Viewlogic's focus on empowering design engineers. A focus that delivers excellence in high-level VHDL simulation and synthesis for ASIC, IC and system design. And that made all the difference. "We designed our first 386 chip set in only six months. Using the same system simulation methodology, we designed a 486 chip set in just three. Needless to say, I really appreciate the integrated VHDL simulation and synthesis that Viewlogic's Workview offers. In fact, the more projects we do at the higher level offered by VHDL, the more we streamline our design process," says Tien.

Call 800-422-4660, ext. 200 for our up front solutions brochure. We'll show you how we've become the leading-edge CAE company by helping people like you do it right up front.
100kHz DATA ACQUISITION PRICED FOR THE OEM

“Our DT2812 data acquisition board for the PC is the most cost effective board of its kind on the market.” — Fred Molinari, President

Complete feature set
- 12-bit A/D, D/A
- 16 single ended or 8 differential analog inputs
- Two analog outputs
- 16 digital I/O lines
- Counter/Timers

High performance
- DMA data transfer to 100kHz
- Interrupt driven acquisition frees PC bus
- User selectable gain
- Analog input range up to ±10V
- Pacer clock automates multiple A/D and D/A conversions

High reliability
- Shielded interconnect
- Excellent DC stability
- >70dB common mode rejection

FREE software
- Device driver and subroutine library

Discounted OEM pricing available
- Call today to become qualified

Fast 5 day delivery

Call for FREE Catalog
(508) 481-3700
In Canada, call (800) 268-0427

DT2812 Output Voltage Distribution

EXCELLENT DC STABILITY

Results derived by GLOBAL LAB™ Data Acquisition

World Headquarters: Data Translation, Inc., 100 Locke Drive, Marlboro, MA 01752-1192 USA, (508) 481-3700, Fax (508) 481-8620, Tx 955544.
Germany Headquarters: Data Translation GmbH, Im Weileren 10, 7120 Betligheim-Bissingen, Germany 7142-54025, Fax 7142-64042.
International Sales Offices: Australia (2) 690-6330; Belgium (2) 466-8199; Brazil (2) 240-0058; Canada (906) 629-1097; China (3) 533-7766-4222; Denmark (2) 747511; Finland (8) 351-8800; France (3) 94077802; Greece (5) 951-8430; Hong Kong (3) 448896; India (2) 23-1090; Israel 52-554630; Italy (2) 824701; Japan (3) 802-5550; (3) 573-1797; Korea (2) 718-5952; Netherlands (70) 359-6360; New Zealand (9) 415-8362; Norway (2) 53-12-90; Poland (2) 560-73; Portugal (79) 948-334; Singapore 334-1399; South Africa (2) 803-7660; Spain (2) 555-802; Sweden (8) 781-7828; Switzerland (1) 713-1401; Taiwan (5) 3599836.
GLOBAL LAB is a trademark and Data Translation is a registered trademark of Data Translation, Inc. All other trademarks and registered trademarks are the property of their respective holders.
**DESIGN APPLICATIONS**

**BRIDGE THE GAP BETWEEN SIMULATION AND HARDWARE PROTOTYPING**

The integration of a DSP design environment and a waveform generator links DSP simulation and test.

Digital designers can cross the simulation and hardware-prototype phase of a design with relative ease. Within the hardware-prototyping environment, designers can use ASICs, custom chips, or assemblies with the same digital test patterns that were used during the simulation phase. Communication-systems designers, particularly those employing digital-signal processing (DSP), haven't been so fortunate. This is due to the gap between the system simulation environment and the actual hardware under test.

In the last two years, DSP design tools have surfaced that let designers define a communications system at a high level of abstraction and perform what-if analysis on algorithms under consideration. To supply a simulation with signals that the system might actually encounter, designers can construct the test signal using a signal-display editor, compose a signal algorithmically, or capture a real-world signal using digitizing instrumentation. By using these test signals and making algorithmic trade-offs, substituting fixed-precision functional blocks, selecting coefficients, and so forth, the system is completely verified—and it all takes place within the DSP design workstation environment.

Designers then proceed with system-level simulation using the same set of test vectors that were used in the DSP subsystem design environment. Because most DSP systems are built subsystem by subsystem, designers would really prefer to substitute a hardware subsystem in place of the software simulation subsystem, exercise that hardware with actual signals, and return the hardware's output back into the software simulation. As the design progresses, more of the hardware subsystems replace software blocks until finally, the entire system resides in hardware.

This design strategy provides verification and the opportunity to optimize throughout the design cycle. Implementing such a strategy requires the ability to convert node signals in a communications-design block-diagram.
The method for modeling communications systems must allow an interface between the software simulation and the hardware that generates real-world signals. In SPW, modeling communications systems involves operating on sampled waveforms.

Sampling theory contends that signals must be sampled at or above twice the frequency of the signal's maximum frequency content. However, in a bandlimited situation, frequencies below the bandpass don't convey any useful information (these components are zero). A more efficient signal-modeling approach is to sample the modulated waveforms $a_m(t)$ and $\phi(t)$, in effect reducing the required sample rate from twice the highest signal component to twice the passband bandwidth. The real signal (polar form) can be expressed as:

$$S(t) = a_m(t) \times \sin (\omega_c t \times \phi(t))$$

Any real signal can be expressed as a function of its amplitude-modulation (AM) and phase-modulation (PM) components. Equivalently, the complex signal $C(t)$, with a magnitude $= a_m(t)$ and phase $= \phi(t)$, can be expressed in rectangular co-
**4. THE SIX MAIN PARTS** of a single-ray model in a cellular faded channel simulation are (from left to right): a digital source of data, a modulator, the required I and Q Nyquist filtering, a source of Rayleigh distributed signals satisfying the model, mixers to combine the effects of fading on the modulated signal, and the HP VAWS interface block.

The modulated signal in terms of signal components in phase with the carrier, $W_c$, and in quadrature with the carrier (I and Q components). The signal's modulation is contained in the complex time $C(t)$. This term contains no function of $W_c$ (Fig. 1). Note that the spectrum of $C(t)$ isn't symmetrical around zero frequency, a typical occurrence when $S(t)$ has both AM and PM components. SPW uses the $C(t)$ phasor representations to perform such signal-processing operations as filtering and adding noise.

SPW and the HP Vector Signal Generator can be integrated into the RF Simulator WorkSystem because SPW generates values of I and Q at every node, as represented by $C(t)$, and the HP Vector Signal Generator has I and Q inputs. The $C(t)$ value only contains passband information, not where the passband is located. $S(t)$ is the output of the HP Vector Arbitrary Waveform Synthesizer (VAWS). The SPW can be linked to hardware. An instrument-driver block can be pointed to any node in the simulation system, and the signals downloaded to a hardware signal-generation system, such as VAWS. The signal-generation system will generate real signals to test hardware prototypes.

VAWS consists of two HP 8770A Arbitrary Waveform Synthesizers (AWS), each with a 50-MHz baseband bandwidth. The synthesizers drive the I and Q modulation inputs of an HP 8780A Vector Signal Generator. Q values of a simulation result are downloaded to these memories, which then pass through a 12-bit digital-to-analog converter (DAC) and amplifier. The output is a real-life test signal. With 512k 12-bit words (an AWS typically clocked at 125 MHz), up to 4 ms of a 100-MHz bandwidth signal can be simulated. In addition, a divided AWS clock makes it possible to generate an 11-second scenario with 30 kHz of bandwidth at any desired carrier frequency. The AWS is like a home CD player,
but with a much larger output bandwidth (50 MHz). As in a CD player, AWS has a memory to store sampled data, a method to sequence through these waveforms, a DAC to convert the sampled data to an analog waveform, and a low-pass filter to eliminate the sampling energy. In the VAWS environment, the AWSs store I(nT) and Q(nT) sampled data, respectively. The AWSs are loaded with sampled data points from the SPW environment over the HP-IB (Fig. 2).

The analog outputs of the two HP 8770A's are fed to the I and Q inputs of the HP 8780A Vector Signal Generator, and are then upconverted to the desired RF output. The 10-MHz to 3000-MHz band can be further upconverted with an external micro-wave local oscillator. The VAWS output is produced by processing its I/Q input (data from a selected simulation node). In addition, the SPW processes the signals in a similar way, so there's excellent compatibility between software and hardware. The VAWS system can generate virtually any modulated waveform, providing the waveform is within its memory capability of 512k words and 100-MHz bandwidth. These include AM, simple pulse, 16QAM, phase-coded pulse, and chirp modulation.

Important communications applications for this technique include:
- Cellular-radio-environment simulation with multipath, Rayleigh fading with delay spread, and bit-error-rate testing.
- Adaptive-equalizer testing with evaluations of the performance of training patterns and testing worst-case signals and adaption time.
- Transmitter simulation for QPSK, 16QAM, 64QAM, and 256QAM signals; π/4 DQPSK, MSK, and GMSK.

**USING THE SIGNAL PROCESSING WORKSYSTEM**

Comdisco Systems' Signal Processing WorkSystem (SPW) is the software-simulation environment used in the hardware-software simulation approach. It's the front-end to Hewlett-Packard's RF Simulation WorkSystem. SPW is a graphical, interactive simulation tool for the design, analysis, and testing of communications systems. It operates on HP/Apollo and Sun workstations.

SPW consists of two environments: the Block Diagram Editor (BDE) and the Signal Display Editor (SDE). BDE provides access to a library of over 300 communications blocks that can be assembled into almost any system configuration. If the required block isn't in the library, it can be readily built by the designer.

Once the designer is satisfied with the configuration of the model, he exits BDE and enters the SDE environment. In one mode of SDE, waveforms are built to simulate the system. These waveforms may be generated algorithmically or graphically, or by using an instrumentation interface, they may be derived from real-world signals. In the other mode, the designer uses SDE to analyze how the system responds to the simulation stimulus.

For example, the designer can "build" a satellite communications system in the BDE and then generate a data stream in the waveform builder of the SDE. Once accomplished, he can analyze the output waveform to determine the bit-error-rate of the output data stream.

One key feature of SPW is that the blocks are hierarchical. At the beginning of the design cycle, the designer can optimize algorithms without worrying about the detailed structure. This frees him to focus in on the creative thought process. When the parameters are set for a high-level block, all of the parameters are correctly set at each level of hierarchy. As the designer moves toward the actual implementation in hardware, the blocks become more detailed. Thus, the parameters accessible at lower hierarchical levels can be easily fine tuned.

The library consists of over 300 predefined blocks, including modulators/demodulators, equalizers, filters, logical expressions, transforms (such as FFTs), channel impairments (such as fading and additive white noise), and nonlinear processes (such as clipping). If the algorithms are targeted for execution in a DSP chip, like those available from Texas Instruments (TMS320C30), Motorola (96000), and AT&T (32C), a Code Generation System (CGS) is used. CGS outputs code designed to exploit the assembly-language routines that are provided for each processor.

On SDE's analysis portion, results can be displayed in such forms as time plots, frequency plots, eye diagrams, or constellation diagrams. The user can easily analyze the effects of filtering, see the impact of adding (or modifying) channel impairments, or test the limits of the design.

At the beginning of the design process, where algorithmic verification is the key concern, the designer typically uses floating-point arithmetic throughout. However, in the real world, where hardware minimization must be traded for system performance, the designer is often constrained by considerations like fixed multiplier/accumulator widths, bus widths, and coefficient rounding/truncation.

Consequently, fixed precision arithmetic will likely be used. Comdisco's Hardware Design System (HDS) addresses this need by allowing the designer to substitute fixed-precision blocks for floating-point blocks on a one-for-one basis. Each of the fixed-precision blocks has a parameter entry port that's used to set the fixed-precision parameter attributes, like bus width, and the method for handling coefficient rounding/truncation.
Over 2500 Standard Models Add Up to Your Power System Solution

Over 2500 standard models add up to a lot of flexibility. Whatever your requirements...input voltage, output voltages, power levels or temperature...odds are that Vicor has your solution.

Our component-level power solutions feature high efficiency and low-noise FM control, in small standard packages, at prices that won’t break your budget. Give us a call...let us show you how quickly and easily power components add up to your total power system solution.

Component Solutions For Your Power System
23 FRONTAGE ROAD, ANDOVER, MA 01810 TEL: (508) 470-2900 • FAX: (508) 475-6715
• Audio Transformers ranging in size from $\frac{4}{4}'' \times \frac{4}{4}''$ to $\frac{1}{4}'' \times \frac{1}{4}''$, 20 Hz to 250 KHz. Up to 3 watts.
• Pulse Transformers .05µSEC to 100µSEC miniaturized construction.
• Ultra-miniature DC-DC Converter Transformers. 40 watts.
• Miniaturized Switchmode Inverter Transformers. 60 watts.
• 400 Hz Power Transformers. Primary voltages of 115V or 26V. Plug-in construction. Ultra-miniature
• Microphone/Transducer Audio Input.
• MIL-STD-1553 Interface Multiplex Data BUS Pulse Transformers.

6. THE VAWS CHANNEL SIMULATOR OUTPUT is the signal envelope power over time. Fades and peaks occur with reference to the average power. Doppler = 100 Hz (67 m.p.h.), and the signal power is measured over a distance of 19.6 ft.

- Inductance values to 20mH with DC currents to 23 amperes.

- Audio Transformers ranging in size from $\frac{4}{4}'' \times \frac{4}{4}''$ to $\frac{1}{4}'' \times \frac{1}{4}''$, 20 Hz to 250 KHz. Up to 3 watts.
- Pulse Transformers .05µSEC to 100µSEC miniaturized construction.
- Ultra-miniature DC-DC Converter Transformers. 40 watts.
- Miniaturized Switchmode Inverter Transformers. 60 watts.
- 400 Hz Power Transformers. Primary voltages of 115V or 26V. Plug-in construction. Ultra-miniature
- Microphone/Transducer Audio Input.
- MIL-STD-1553 Interface Multiplex Data BUS Pulse Transformers.

- Common Mode Inductors
- High "Q" Inductors

In Europe, the emerging standard for cellular communications is called GSM (Groupe Speciale Mobile). It also uses digital methods to compress voice and achieve excellent channel capacity beyond the older analog methods. Japan is forging ahead toward introducing a digital cellular system. Moreover, several large companies are investigating PCN (Personal Communication Network) to provide cellular service for the person on the street. Here, users will carry a small radio and be connected to the network through an arrangement of "microcells." These nascent technologies will become commonplace in a few years.

The surge in new techniques and systems to satisfy the public’s appetite for cellular services has produced a corresponding need in laboratories around the world to simulate these systems. Using the SPW environment and accepted channel models, users can simulate a realistic channel environment with multipath fading. By including HP’s VAWS hardware, the same users will have available an RF output that corresponds to the simulated channel with fading. Also, users can modify the channel characteristics and transmitter parameters to test the limits
Introducing SIMULAB, the next generation software for modelling, analyzing, and simulating nonlinear systems. SIMULAB delivers a combination of flexibility, ease of use, and speed in a single package.

- A complete set of tools for constructing and analyzing models of dynamic systems, including linear, nonlinear, discrete, continuous, and hybrid systems.
- The ability to describe models either in Block Diagram form or as sets of differential equations.
- A design, analysis, and simulation environment that is seamlessly integrated with MATLAB™ and the MATLAB Toolboxes.
- An intuitive graphical user interface based on the industry-standard X Window/Motif and Macintosh windowing systems.

SIMULAB provides you with the tools for constructing and analyzing block diagram models interactively using a mouse and pull-down menus. You can explore the behavior of systems during a simulation and interactively see how the model's behavior changes as you change its parameters.

SIMULAB includes a comprehensive set of built-in blocks for creating models. In addition, SIMULAB lets you extend its functionality by creating your own tools. Customize built-in SIMULAB blocks or create your own as C, Fortran, or MATLAB code. SIMULAB delivers the flexibility to meet your needs.

SIMULAB is available for a wide range of computers, including UNIX workstations and the Apple Macintosh. For more information on how SIMULAB can address your applications, contact The MathWorks today for a free information packet.

(Top) Use the Scope block to see the "real-time" response of this F-14 model during the simulation; (Center) Specify simulation parameters via dialog boxes or the MATLAB command line; (Bottom) SIMULAB takes full advantage of the X/Motif and Macintosh windowing systems.

The MathWorks Inc.
24 Prime Park Way, Natick, MA 01760
Tel: (508) 653-1415
Fax: (508) 653-2997
Telex: 910-240-5521
Email: info@mathworks.com
7. AN SDE PLOT OF CHANNEL SIMULATOR output shows power over a period of time. The plot of the power normalized envelope of \( S(t) \) in Fig. 6 should be identical to this output-power plot.

of the receiver under test. Especially important parameters are modulation type, Doppler shift, Nyquist filtering bandwidth, fade rate, number of delayed paths, and delay spread between various received paths.

How can cellular-receiver designers, for instance, use this new technology? An example will illustrate. With the advent of digital-modulation schemes for cellular radio, each receiver will have an adaptive filter. The filter adapts to the changing channel and attempts to restore normalcy to it. Designing such a filter is difficult. Users can design and simulate the target filter with the SPW. An SPW channel and transmitter model generates signals to test it as well. Once users are satisfied with the simulation, actual hardware is built. Next, this hardware may be tested using the VAWS output with exactly the same signals that were used during the simulation phase of the design. Thus, the loop between design and bench test can be closed.

As an example of closing loop between design and bench test, consider a simulation in SPW of a multipath faded channel and transmitter. To get a feel for the model requirements, imagine the signal received from a moving vehicle antenna. As the vehicle navigates through its environs, the received signal will show a wide range of dips and peaks in received power (Fig. 3). It's unavoidable that these dips or fades occur. They are a result of receiving, while moving, the transmitted signal after it's scattered off stationary objects.

It's necessary to simulate and generate this signal. Traditionally, it's generated by playing back the same signal that was recorded while driving around city streets. With SPW, an equivalent signal will be simulated, using the Rayleigh-faded model for channel simulation. This model produces an equivalent received signal, \( S(t) \), with the received envelope power following Rayleigh statistics.

A signal with a Rayleigh distributed envelope may be described as:

\[
S(t) = I(t) \times \cos(W \times t) - Q(t) \times \sin(W \times t)
\]

where \( I(t) \) and \( Q(t) \) are signals that include the effects of fading and modulation and \( W \) is the carrier radial frequency.

The received envelope of \( S(t) \) is \( R(t) \) and may be described by:

\[
R(t) = (I(t)^2 + Q(t)^2)^{0.5}
\]

This is the amplitude, in volts, of the AM part of the signal. It's this component that's Rayleigh distributed.

Using SPW to simulate the single-ray channel model is straightforward. Here, the modulator uses the \( \pi/4 \) Differential QPSK method, a method used by North American Digital Cellular. The six main parts to the model are (from left to right) a digital source of data, a modulator, the required I and Q Nyquist filtering, a source of Rayleigh distributed signals satisfying the model, mixers...
Harris puts all the most popular modulation techniques into one DSP chip.

The new Harris HSP45116 NCOM (Numerically Controlled Oscillator-Modulator) puts all the most popular digital modulation techniques on a single DSP chip. Including QAM, FM, AM, FSK, PSK, and complex down-conversion.

Samp le rate: Up to 33 MHz
Frequency control: 32 bits
Phase control: 16 bits
Data input: 16-bit complex

So if you're still doing modulation the old analog way, it's time to change. Because with the NCOM in your design, there's no analog drift, just pure digital accuracy.

Plus, with the NCOM's microprocessor compatible interface, and its complex MAC, digital modulation is as easy as designing with one chip.

Want to know more? That's easy, too. Just call 1-800-4-HARRIS, Ext. 1213. Today.

Spurious freq. components: <-90 dB
Tuning resolution: 0.008 Hz

And find out more about our complete line of industry-leading ICs for digital signal processing applications.
Adding more rays to the single-ray model causes the received signal to contain delayed and faded versions of the transmitted signal. These added rays are needed to model a received signal in a typical environment with several far and near reflectors.

The block labeled “Rayleigh-faded source” is of particular interest. This block supplies two statistically independent Gaussian-distributed signals, both with a special amplitude weighting. This block is responsible for the required dipping of the signal in the power plot. Because RFS_I(t) and RFS_Q(t) are Gaussian, the output envelope signal, R(t), will be Rayleigh. If the rectangular components of a signal (I and Q) are Gaussian, then the polar amplitude component (envelope) distribution of the same signal is Rayleigh. 

The method behind the Rayleigh-faded source is based on the works of W.C. Jakes. In his work, Jakes presents a method to generate the required RFS_I(t) and RFS_Q(t) with relative ease. For the Rayleigh-faded model, the required spectral density of the Gaussian signals must follow the function:

\[ A(F) = (1 - ((F - F_{carrier}) / F_{doppler})^2)^{0.5} \]

for F within F_{carrier} ± F_{doppler}. Otherwise, A(F) = 0. F is frequency, F_{doppler} is the maximum Doppler shift expected due to the moving vehicle, and F_{carrier} is the carrier of the transmitted signal.

The Rayleigh-faded block was prototyped in the SPW’s Block Diagram Editor (BDE), then custom coded in C to increase simulation efficiency. The spectrum of RFS_I(t) and RFS_Q(t) was translated to 1 GHz by the VAWS system (Fig. 5). Modulation was disabled for this plot. Therefore, F_{carrier} = 1 GHz and F_{doppler} = 100 Hz (67-m.p.h. vehicle speed maximum). The power-spectral density of the plot approximates A(F) as required. It has a characteristic “smile” shape. This is an important signature of any method that purports to model a Rayleigh-faded environment. The Jakes method uses the sum of nine oscillators with nonlinear frequency spacing from 0 to F_{doppler}, random phase, and unity amplitude to approximate the required Gaussian noise with A(F) shaping. These signals are available as RFS_Q(t) and RFS_I(t). The approximation is better than 0.01%.

Another signature of the channel simulator is its output power versus time (Fig. 6). A plot of the signal en-
... Of Electronic Design

You asked for an integrated set of CAE/CAD design tools which could deliver every aspect of your engineering design needs—at an affordable price. CAD Software offers the highest performing design system for your PC. Schematic capture, logic simulation, printed circuit board design, auto-routing, thermal analysis, and computer aided manufacturing are all within the PADS Design system.

Your design begins with PADS-Logic, the only PC-based schematic capture system which has a true multi-sheet database for quick and accurate design capture and data transfer to your PCB design. PADS-Logic has a large circuit capacity of over 1,000 equivalent IC's per design, Hierarchical design ability with an unlimited number of levels, superb analog design capability, forward and backward annotation, a Part Editor and Graphical Library browsing.

PADS-PCB sets the standard for affordable high performance PCB design. A one mil database, 30 layers, automatic design rules checking, SMD ability, excellent interactive routing, and a set of ECO routines which ensure fast accurate changes, are just some of the features which have made PADS-PCB the #1 selling PC based PCB design system.

PADS-2000, the star that outshines any other PC-Based PCB design system, can handle even the most complex designs, including double sided SMD's, mixed technology boards, high speed designs, and layouts exceeding 2000 IC's. System features include a 1 micron database, design capacity of over 11,000 parts/32,000 connections, intelligent T-Routing, 0.12 parts/pads rotation, curved trace routing, intelligent copper pour, on-line and batch design rules checking, digital, analog and high speed/critical circuit auto-routers are included in PADS-2000.

Our extensive line of auto-routers work around the clock so you don't have to. The PADS-SuperRouter rips-up and reroutes the connections to 100% completion. PADS-Push n' Shove interactive auto-router is superb for analog and critical circuitry.

Call CAD Software today for your local Authorized Reseller, or for a no-cost Evaluation Package, and experience the world of electronic engineering design:

(800) 255-7814, Inside MA, (508) 486-8929
119 Russell Street, Littleton, MA 01460
COMMITMENT TO

PENTON CONTINUES

RECYCLING

Penton Publishing’s Camera Department started recycling chemicals from film wastewater 25 years ago...long before the ecologically-smart idea was widely recognized.

For almost as many years, the Penton Press Division has been recycling scrap paper, obsolete inventory, and printing press waste materials. In 1991, Penton Press will recycle some 5500 tons of paper, 9 tons of aluminum plates, and 3 tons of scrap film negatives. Furthermore, the Press Division has invested $500,000 in air pollution control equipment.

Company-wide, the recycling spirit has spread from Cleveland headquarters to offices throughout the country. Penton employees are enthusiastic participants in expanding programs to re-use paper, aluminum cans, and other waste materials.

Penton Publishing believes these practices make a significant quality-of-life difference for people today... and will help create a safer, healthier environment for generations to come.

Penton Publishing

velope power versus time is obtained from the VAWS system’s output measured on a spectrum analyzer in zero span mode. The effects of the modulation have been averaged out.

In general, the modulation has little effect on the received envelope power. Comparing this to the received-power plot reveals the similarity of the signals, which is the desired result (Fig. 3, again). The output-power signal has a peak power level of 8.6 dB above the average power. Also, a fade to −40 dB below the average power will occur less than 0.01% of the observed signal time. These power points are exactly what the ideal Rayleigh-faded channel would exhibit. The rate of fading is another key element for designers: A signal that fades very slowly is easier to work with than one that fades quickly.

Level-crossing rate (LCR) is a useful parameter for a real channel. The LCR is the number of times per second that the received signal power crosses its average value in the positive direction (coming out of a fade). According to theoretical figures, for a Doppler (maximum) of 100 Hz, the LCR should be 91 crosses/s. Looking at the signal, the LCR is seen to be 18 crosses in 0.2 seconds. This corresponds to 90 crosses/s. Considering the granularity of this simple measurement, the agreement is excellent. Therefore, the simulation and VAWS hardware generated the desired signal.

SPW’s Signal Display Editor (SDE) is an environment that manipulates and analyzes signals. Ideally, the plot of the power normalized envelope of $S(t)$ should be identical to output-power plot (Fig. 7). In other words, the signal measured on a hardware spectrum analyzer should be identical to the simulated signal analyzed in SDE. After all, the objective of the VAWS system is to play back a block-diagram node signal with excellent fidelity. In this example, the two signals are almost identical within measurement accuracy.

Consider the spectrum of the entire modulated signal (Fig. 8). This is a typical spectrum with a $\pi/4$ differential QPSK modulated, Nyquist-filtered, random data signal. The Nyquist filters have bandwidths of about 16 kHz each. The two spurious signals (~77 dBm) around the main lobe are due to power supply leakage, they’re not an artifact of the signal. Moreover, the fading effects aren’t noticeable by observing this spectrum. Fading is most easily seen in a power-versus-time plot.

A more realistic channel simulation may be obtained by modifying the basic single-ray model (Fig. 4, again). By adding more rays to the model, the received signal contains delayed and faded versions of the transmitted signal. These added rays are needed to model a received signal in a typical environment with several far and near reflectors (Fig. 9). With each ray of a 2-ray model being independently Rayleigh-faded, the second ray becomes distinguished by its “delay spread.” The delay spread is the differential delay between the main undelayed ray and the other ray. More rays are easily added to the channel. The only limit to the number of rays is the dynamic range of the composite signal. A 12-ray, Rayleigh-faded signal is practical using this method.

References:

Al Kovalick, research engineer at Hewlett-Packard, received a BSEE from San Jose State University, Calif, and an MSEE from the University of California at Berkeley. Paul Titchener, vice president of technology for Comdisco Systems, holds a BSEE from the University of Cincinnati and an MSEE and Ph.D.EE from Stanford University, Calif.
The first step in digital-receiver design is to determine the radio's front-end specifications. The process is somewhat similar to that in a conventional analog design, but it must account for the characteristics of the digital IF processor used by the radio. After the front-end is completed, the designer can proceed to the IF processor, taking advantage of highly integrated devices to simplify the design.

The design example in this article is a 2-to-30-MHz SSB receiver employing undersampling techniques. A 16-kHz front-end bandwidth was chosen to accommodate up to four 3-kHz independent-sideband channels. This bandwidth also allows the digital-signal processor to perform fine tuning over at least a 1-kHz range, simplifying the variable-injection synthesizer (Fig. 1).

The first IF is 100 MHz, which is high enough to ensure that the broadband input filter suppresses the IF and image response by 80 dB, but low enough to allow a low-cost crystal filter to be used as the first-IF narrowband filter. Because the DSP performs the fine tuning in 1-Hz steps, the variable injection synthesizer can tune from 102 to 130 MHz in 1-kHz steps. This “high-side” first-IF mixer injection causes a passband reversal or “flip” in the mixer, which will be corrected by the sampling process.

The first-IF amplifier makes up for losses in the first-IF mixer and filter, and maintains a front-end noise figure of 15 dB. After amplification, the signal is mixed with a fixed-oscillator signal of 99.544 MHz. The result is a second-IF of 456 kHz, which is high enough to allow the second-mixer image response at 99.088 MHz to be attenuated by 80 dB in the first-IF filter, but low enough to be sampled by the analog-to-digital converter and reconstruction filters.

**Diagram:**
- **Receiver front-end:**
  - Broadband input filter (BPF)
  - Analog RF AGC attenuator
  - 100-MHz first-IF narrowband filter
  - First-IF mixer
  - 102-130 MHz variable-injection synthesizer

- **First-IF amplifier:**
  - BPF

- **Second-IF mixer:**
  - 99.544 MHz

- **Second-IF amplifier:**
  - BPF

- **Digital IF processor:**
  - Sample clock
  - Digital-signal processor
  - Analog-to-digital converter
  - DAC
  - LPF

- **Digital-to-analog converter and reconstruction filters:**
  - DAC
  - LPF

**Legend:**
- BPF = Bandpass filter
- LPF = Low-pass filter
- DAC = Digital-to-analog converter
- LPF = Low-pass filter

**Note:**
1. The choice of 100 MHz for the first IF is high enough to ensure that the broadband input filter sufficiently suppresses the IF and image response but low enough to allow a low-cost crystal filter for the first-IF narrowband filter.
to-digital converter (ADC).

If the ADC’s sample-and-hold bandwidth is greater than 456 kHz, as is the case with the AD779, the receiver can undersample the second-IF signal efficiently at a sample rate of 96 kHz. Because the analog-to-digital conversion is effectively the result of a convolution of the input signal and the sample-clock impulse spectrum, the sample clock must be as “clean” and jitter-free as the local oscillator or mixer injection signal. Any phase noise present on the clock will be impressed on the signal being sampled, effectively corrupting it. If isolation or buffering is inadequate, the spurious noise picked up by the sample clock can be disastrous.

When the second-IF spectrum is convolved with the sample-clock impulse spectrum, the IF signal is frequency translated to a lower IF of second-IF bandwidth will create a passband reversal that counteracts the reversal in the first-IF mixer. As expected, the sampled IF spectrum repeats at every multiple of the sample frequency. In this example, increasing the second-IF bandwidth is: 80 kHz is: 1 kHz.

But aliasing can be reduced to an acceptable level. In this design, the passband width of 16 kHz must be alias-protected to 60 dB.

This requirement, and a look at the IF sampling process, lead the designer to the bandpass specifications of the first-IF filter (Fig. 3). Because of the sampling frequency and second-IF selected, the filter must have an 80-kHz-wide stopband. Given the 16-kHz-wide passband, the corresponding shape factor is 5 to 1. Attenuation of signals 40 kHz from the passband center of 100 MHz must be at least 60 dB. As noted, another 20 dB of attenuation is also needed at the image-frequency response of 99.088 MHz. A typical passband ripple specification might be 1 dB. A 4- or 5-pole crystal filter might satisfy these criteria.

2. THE SAMPLING PROCESS IS a convolution of the second-IF spectrum (a) with the sampler spectrum (b). The resulting spectrum shows that if the second-IF bandwidth is increased, aliasing distortion will occur (c).

The signal from the second-IF mixer must be amplified to a level sufficient to drive the ADC. The gain required depends on the ADC and various receiver performance trade-offs, and must be determined based on a system-level analysis. For example, the theoretical quantizing noise density of an ADC, \( N_{\text{eq}} \), in W/Hz is:

\[
N_{\text{eq}} = \left(\frac{V_{pk}}{2}\right)^2/6f_R
\]

where \( V_{pk} \) = the peak-to-peak voltage range of the ADC in volts, \( b \) = the total number of ADC bits including sign, \( R \) = the assumed imped-

<table>
<thead>
<tr>
<th>Antenna signal level (dBm)</th>
<th>Analog RF/IF gain (dBm)</th>
<th>ADC signal level in BW1 (dBm)</th>
<th>Noise at ADC input in BW1 (dBm)</th>
<th>Quantizing noise of ADC in BW1 (dBm)</th>
<th>Total noise in BW1 (dBm)</th>
<th>Output SNR in BW1 (dB)</th>
<th>Digital processor gain (dB)</th>
<th>Output signal level in BW1 (dBm)</th>
<th>Antenna overload level (dBm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>-113.00</td>
<td>57.00</td>
<td>-56.00</td>
<td>-67.23</td>
<td>-74.11</td>
<td>-66.42</td>
<td>10.42</td>
<td>60.00</td>
<td></td>
<td>-32.02</td>
</tr>
<tr>
<td>-103.00</td>
<td>57.00</td>
<td>-66.00</td>
<td>-67.23</td>
<td>-74.11</td>
<td>-66.20</td>
<td>20.42</td>
<td>50.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-93.00</td>
<td>57.00</td>
<td>-76.00</td>
<td>-67.23</td>
<td>-74.11</td>
<td>-66.42</td>
<td>30.42</td>
<td>40.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-83.00</td>
<td>57.00</td>
<td>-86.00</td>
<td>-67.23</td>
<td>-74.11</td>
<td>-66.20</td>
<td>40.42</td>
<td>30.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-73.00</td>
<td>53.00</td>
<td>-96.00</td>
<td>-71.23</td>
<td>-74.11</td>
<td>-69.42</td>
<td>50.42</td>
<td>20.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-63.00</td>
<td>43.00</td>
<td>-106.00</td>
<td>-81.23</td>
<td>-74.11</td>
<td>-73.34</td>
<td>60.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-53.00</td>
<td>33.00</td>
<td>-116.00</td>
<td>-91.23</td>
<td>-74.11</td>
<td>-74.03</td>
<td>70.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-43.00</td>
<td>23.00</td>
<td>-126.00</td>
<td>-101.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>80.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-33.00</td>
<td>13.00</td>
<td>-136.00</td>
<td>-111.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>90.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-23.00</td>
<td>3.00</td>
<td>-146.00</td>
<td>-121.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>100.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-13.00</td>
<td>-7.00</td>
<td>-156.00</td>
<td>-131.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>110.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>-3.00</td>
<td>-17.00</td>
<td>-166.00</td>
<td>-141.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>120.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>7.00</td>
<td>-27.00</td>
<td>-176.00</td>
<td>-151.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>130.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
<tr>
<td>17.00</td>
<td>-37.00</td>
<td>-186.00</td>
<td>-161.23</td>
<td>-74.11</td>
<td>-74.11</td>
<td>140.42</td>
<td>10.00</td>
<td></td>
<td>-33.02</td>
</tr>
</tbody>
</table>
For a 14-bit ADC with a 10-Vp-pk range and a sampling frequency of 96 kHz, $N_0 = 1.2935 \times 10^{-14}$ W/Hz or -108.9 dBm/Hz, assuming a 50-Ω impedance normalization. Other noise includes the thermally generated receiver noise. The level of this noise is the front-end noise figure, 15 dBm/Hz, minus the thermal noise generated in a 50-Ω resistor, -174 dBm/Hz, or -159 dB/Hz.

The receiver's minimum weak-signal gain must be high enough so that the weakest desired usable signal plus the receiver noise is greater than at least one ADC quantizing level. If not, the signal won't be recovered. The best way to ensure a large enough signal is to provide sufficient noise at the ADC input to drive across a quantizing level. To do so, a designer can amplify the in-band thermal noise or add out-of-band noise, which the digital-signal processor can filter out later. Although it may not be the better method, this article discusses the simpler approach of amplifying the receiver thermal noise until it bridges a quantizing level.

For the AD779, one quantizing level is 610 μVp-pk. The equivalent sine-wave amplitude is then 215.8 μV rms or -60.3 dBm. Therefore, amplifying the receiver noise so that its rms level at the ADC is also -60.3 dBm will guarantee adequate bridging of a quantizing level. With the front-end noise bandwidth (BW) of 16 kHz, the gain required to amplify the receiver noise to this level is:

\[
\text{Gain} = \text{quantizing level} - \text{thermal noise density} - 10\log \text{BW}
\]

\[
= -60.3 \text{ dBm} + 159 \text{ dBm/Hz} - 10\log 16,000 \text{ Hz}
\]

\[
= 56.7 \text{ dB}
\]

A spreadsheet program can perform these calculations, and others, to interactively examine receiver performance for different ADCs, sample rates, bandwidths, and gain distributions (see the table).

Note that in this example, the analog gain is high enough to allow thermal noise to bridge a quantization level. As a result, the receiver's noise performance is dominated by thermal noise, not analog-to-digital quantization noise. At the sensitivity level, the thermal noise is 7 dB greater than the quantization noise when measured in the 3-kHz information bandwidth.

The output signal-to-noise ratio (SNR) is better than 10 dB at an antenna signal level of -113 dBm. Digital automatic gain control (AGC) holds the output signal level at 20 dB below full scale (+4 dBm) until the RF AGC threshold is reached. The output SNR increases with the antenna signal level until the level at the ADC reaches 44 dB below full-scale (-20 dBm). At this point, the analog AGC holds the ADC input and output levels constant. The output SNR continues to rise to 54 dB until the analog-to-digital quantization noise dominates the receiver noise.

**UNWANTED SIGNALS**

Another consideration is the antenna overload level, which is the antenna signal level at which an undesired received signal can pass attenuated through the 16-kHz bandwidth front-end to the ADC and saturate it. Because this undesired signal would be outside of the 3-kHz information bandwidth, it would not affect the normal AGC setting.

As a result, the receiver must maintain some "headroom" to accommodate signal-level peaks. Only desired in-band signals should be present after the final narrowband filtering in the digital-signal processor. Consequently, 20 dB of headroom is sufficient at the digital-signal-processor output. At the ADC input, however, large out-of-band undesired signals may be present. Consequently, at least 40 dB of headroom is required.

The maximum headroom is limited by the SNR required for both noise- or distortion-limited cases. In the example design, the maximum SNR for large desired signals, without interference, is 54 dB. If an out-of-band undesired signal at the ADC has a level of +4 dBm, or -20 dB from the saturation level, the converter will generate harmonic and intermodulation distortion products that will alias and potentially fall inside the desired signal bandwidth. If these products are specified to be 70 dB down (-66 dBm) and the in-band desired signal level at the ADC is -20 dBm, the ultimate signal-to-noise-and-distortion, $S/(N+D)$, ratio will be limited to 46 dB (-20 dBm + 66 dBm).

The next step in the design is the digital IF processor architecture, which will depend on the desired level of functionality and the choice of hardware. In a typical implementation of a digital SSB processor, the digitized IF signal is first processed by the IF translator (Fig. 4). The

**DESIGN APPLICATIONS**

**DIGITAL RADIO**

**RECEIVER**

![Diagram](image-url)
The DAZIX Simultaneous Engineering Environment (SEE) turns design work into teamwork. SEE allows your departments to coordinate efforts during every phase of the design process. This helps to improve product quality, lower production costs, and get products to market faster.

**SEE delivers the integration you asked for.** Common database management. Common user interface across applications. And a complete toolset, including solutions for front-to-back electronics design, mechanical design, manufacturing, and document management.

What's more, with SEE, your entire team can benefit from an open-system framework. A framework that integrates DAZIX, Intergraph, and Sun products as well as leading third-party tools — in a single environment.

There's more you should know. Call us today at 800-239-4111 for a free copy of *Simultaneous Engineering.*

In Europe, call 33-1-4537-7100. In the Asia-Pacific area, call 852-8661966.
translator shifts the SSB channel's center frequency to dc, or zero frequency, and at the same time converts the "real" IF signal to a complex baseband signal. The resulting real and imaginary components are often referred to as the inphase (I) and quadrature (Q) components, respectively. This representation of the signal as a rotating vector or phasor is commonly used in digital-signal-processing algorithms.1

A complex oscillator and a multiplier perform the frequency translation and complex baseband conversion. Typically, the oscillator consists of a phase accumulator and sine and cosine algorithms (Fig. 5). The phase accumulator is a modulo $2\pi$ adder that increments its output each sample period by adding a fixed constant, or phase increment, to its previous sample output. This process produces a continuously changing output phase angle ranging from 0 to $2\pi$ radians.

The algorithms then compute the phase angle's cosine and sine to generate the complex oscillator's real and imaginary outputs. Next, the real input signal is multiplied by the oscillator's outputs to produce the I and Q components of the complex baseband signal.

The next step is to implement the SSB filter, AGC, and demodulator in the digital-signal-processor chip. But the system's sample rate must be reduced as much as possible before the digital-signal processor can perform these computationally intensive algorithms. For example, if the DSP's instruction rate is 12 MHz and the sample rate remains at 96 kHz, only 125 instruction cycles will be available to run the algorithms on each point. This figure is insufficient. Therefore, the receiver decimates the sample rate by a factor of 10. The resulting 9600-Hz rate is enough to support the typical 3-kHz SSB bandwidth. It also enables 1250 instruction cycles between the decimated samples, enough to perform the required algorithms.

**Filter the Input**

Before the sample rate can be reduced, the input signal must be filtered to attenuate out-of-band signals. Otherwise, these signals can alias back in-band, causing distortion. This decimation filter usually consists of two identical finite-impulse-response (FIR) filters in the I and Q paths. Computer programs for designing FIR filters with arbitrary frequency response are readily available from many commercial sources. The most popular filter design algorithm, used in many of these programs, was distributed by the IEEE Press in 1979.2

After decimation, the signal passes through a high-performance receiver IF filter. This SSB filter is an FIR or infinite-impulse-response device. If necessary, the SSB filter's output level is adjusted by the digital portion of the AGC algorithm. The AGC controls the digital gain by multiplying the I and Q components by a positive scalar value, M (Fig. 4, again).

The leveled I and Q outputs are then applied to the envelope detector and SSB product detector. The envelope detector computes the magnitude of the phasor represented by the I and Q components. The output envelope is simply the square root of the sum of the squared I and Q values. The AGC algorithm uses the envelope to adjust the receiver output level by a combination of analog (or RF) and digital gain control. To prevent saturation by strong out-of-band signals, the algorithm also senses any ADC overload and adjusts the RF and digital gain distributions accordingly.

The SSB product detector is a "half-complex" frequency translator that shifts the SSB carrier to its proper frequency. Just as in the IF translator, the circuit uses a complex oscillator, commonly called a beat-frequency oscillator. First, the I and Q signal values are multiplied by the cosine and sine outputs of the oscillator. Then the products are added to produce the receiver's audio output.

The hardware needed to implement the digital IF processor depends on several factors, but nearly
Silicon Valley Personal Computer Design Conference

SVPC'91 is the only technical conference dedicated to the design of hardware and software for personal computers systems, providing design engineers with SOLUTIONS to many difficult system design and integration problems. Over 100 technical presentations and 10 tutorials will be delivered by well-known professionals amassed from all levels of the personal computer industry, worldwide. SVPC'91 will bring together hundreds of designers and strategic planners to advance the state-of-the-art in desktop and portable systems.

The conference is structured such that the first day, July 8th, will provide 10 four-hour tutorials - 5 in the morning and 5 in the afternoon. The remaining 2 days will present, in 3 parallel technical session tracks, over 100 speakers describing innovative design approaches to implementing high performance desktop and portable systems.

Coffee break refreshments as well as lunches are included in the conference registration. Vendor exhibits showing the latest components for system designers will be open for 2 hours starting at noon on Tuesday & Wednesday. A reception in the exhibits area will be held Tuesday evening.

---

**Monday, July 8th**

- **TUTORIAL 1**
  - Basic Approaches to PC Caches
  - Intel Corp.

- **TUTORIAL 2**
  - Portable System Design Issues
  - Intel Corp.

- **TUTORIAL 3**
  - Multifunction Peripherals
  - National Semiconductor

- **TUTORIAL 4**
  - Basics of SCSI-1 & SCSI-2
  - NCR Corp.

- **TUTORIAL 5**
  - Designing with High Speed PLD
  - Intel Corp.

- **TUTORIAL 6**
  - BIOS Design Award Software

- **TUTORIAL 7**
  - Portable Power Technology
  - Gates Energy Products

- **TUTORIAL 8**
  - Data/Image Compression
  - Oak Technologies & Adv.
  - Hardware Architectures

- **TUTORIAL 9**
  - Integrating SCSI with CAM
  - Ballard Synergy

- **TUTORIAL 10**
  - Bringing Technology to Market
  - Regis McKenna, Inc.

---

**Tuesday, July 9th**

- **OPENING KEYNOTE and TECHNICAL SESSIONS**
  - "Beyond the Single Chip PC" - Gordon Campbell, CEO, Chips & Technologies Inc.

---

**TRACK I**

- **DISPLAY BASICS**
  - CRT Display Technology Directions; Advances in Video RAM Architectures; Advances in RAMDACs and Color Pallettes; Where to Put Intelligence in Graphics.

- **HIGH PERFORMANCE DISPLAY CONTROLLERS**
  - Understanding VGA Benchmarks; Implementing Advanced Features in VGA Systems; VRAM-Based Ultra-VGA Controllers; Bringing Workstation Graphics to PCs; Implementing 3D Graphics on a PC Addin Card.

Above papers by: AT&T Microelectronics; Chips and Technologies; Information Associates; Inmos; NCR; Oak Technology; TI; Yamaha Systems Technology Div.

---

**TRACK II**

- **MOTHERBOARD DESIGN ISSUES**
  - PC Chip Set Market Trends: Challenges and Opportunities; Designing High-Integration EISA Motherboards; Implementing Compact EISA-Based Systems; A CPU-Speed-Independent Micro Channel Motherboard.

- **BIOS AND SYSTEM PERFORMANCE ISSUES**
  - BIOS Architectural Support for New Chip Sets; Flash Memory: The Ideal BIOS Storage Device; Memory Subsystem Architectural Options; An Algorithm for Dynamic Memory Management; A New Enhanced-Mode DRAM for PC-based Workstations; Smaller, Faster, Cheaper, and Hotter Thermal Problems and Cooling Solutions.

Above papers by: Intel; NMB; Opti; Phoenix; TI; Toshiba.

---

**TRACK III**

- **BATTERY-POWERED SYSTEM ISSUES**
  - Designing Low Voltage Systems; Battery Technology: Current Status and Projections; Clock Synthesis for Laptops; Battery System Management.

- **LAPTOP SYSTEM DESIGN APPROACHES**
  - ROM BIOS: The Best Place for Laptop Power Management; BIOS Modifications/Enhancements for Transparent Power Management for the I386SL; Power Management in Laptop Computers; Power Management in Portable Computers; Managing Power in Systems Based on the AM386DXL; Implementing High-Performance Laptops.

Above papers by: AMD; AT&T Microelectronics; Avasten; Benchmark Microelectronics; Gates Energy Products; Intel; Phoenix; TI; VLSI Technology.

---

**1:00 PM through 2:00 PM LUNCH AND EXHIBITS OPEN**

**KEEPING UP WITH THE STATE-OF-THE-ART IN DECK DESIGN**

- **-Accelerating Graphics**
  - Accelerating 3D Graphics on a PC; Implement an Accelerated Windows Graphics Controller; Apply Multiple Processors to Accelerate GUIs; Accelerate GUIs With Smart Bus Control.

- **Multimedia Hardware Approaches**
  - Adding Video to PC Graphics; Low-Cost Approaches to Video Compression; Integrating DSP into PC Systems; Developing Application Processors for Multimedia; Implementing Systems with DVI Technology.

Above papers by: Chips and Technologies; Intel; Inmos; Philips Components (Signetics); TI; Spectrum Signal Processing; Weitek.

---

**-Advanced Cache Subsystem Design**

Choosing the Right Cache Architecture for PC Applications; 50MHz Cache Solutions; Hardware-Level Concurrency in a 386/486 Write-Back Cache; Managing Cache Coherency; in Multiprocessing Systems.

- **Image and Voice I/O**
  - Apply Sampled-Data Storage for PC Analog I/O; Designing High-Speed Modems; Modular Modern Design - A Flexible Solution; Image Communications With PCs; Designing A Combination PC-Fax, Modern, and Voice-Mail Card.

Above papers by: AT&T Microelectronics; Chips and Technologies; Intel; Information Storage Devices; Mosel; National Semiconductor; Opti; TI; Yamaha Systems Technology Div.

---

**PORTABLE SYSTEM DESIGN ISSUES**

- Designing a Two-Chip Notebook PC; Creating State-of-the-Art Notebook Computers; Building a Single-Board SPARC-based Laptop/Desktop Computer; Combining the EISA Bus and the M88000 RISC to Build Single-Board Systems; Memory Management Techniques for Laptops.

- **4:00 PM Panel Discussion**

Above papers by: Chips and Technologies; LSI Logic; Motorola; Oak Technology; VLSI Technology.

---

**5:00 PM EXHIBITOR RECEPTION/EXHIBITS OPEN**

**Wednesday, July 10th, 8:00 AM - OPENING KEYNOTE and TECHNICAL SESSIONS -**

**The 10 PCs You’ll Never See** - Mike Aymar, VP & General Manager, Microcomputer Div., Intel Corp.

---

**TRACK I**

- FLAT PANEL BASICS
  - Flat Panel Design Options; Flat Panel Displays for Portable Systems; CVA Graphics for Handheld/Lowend Portables; Controlling Full-Color VGA Flat Panels.

- DEALING WITH GUIs
  - A High-Speed Video Digitizer for the Apple Macintosh System; Software Needs of the New Operating Environments: OS/2 and Windows; Designing a CAD Toolkit to Run Under Windows; Developing FAX Communication Interfaces Under Windows; Creating Multifunction User Interfaces; Controlling Instruments Through Windows.

Above papers by: Chips and Technologies; Gembala Systems; Information Associates; QuickLogic; Logical Technologies; National Semiconductor; Phoenix Technologies; Stanford Resources.

**TRACK II**

- EXPANSION-BUS ISSUES
  - EISA Add-on Card Design - Shaking the AT Mentality; System Design Issues for Intelligent EISA/MCA Cards; A RISC-based I/O Processor for PC Architectures; Increasing I/O Performance in PC Desktops; Expanding I/O Bus Architecture for Better System Performance.

- HIGH-PERFORMANCE SYSTEM ISSUES
  - Clock Distribution for High-Performance PCs; Care and Breeding of High-Speed Clocks; Applying System-Level Simulation When Designing ASIC Based PC Systems; Streamlining High-Speed System Design With Transmission Line Analysis; Computer-Aided Prototyping For Concurrent PC System Design.

Above papers by: Bull-Micral; Chips and Technologies; EliteGroup Computer Systems; Intel; Quantic Laboratories; QuickTurn Systems; Silicon Systems; Texas Instruments; VLSI Technology.

**TRACK III**

- NETWORKING
  - Putting FDDI on a PC AT Half-Card For Single Attachment Stations; Interface Ethernet to the EISA Bus; Customizing a LAN Controller For a Single-Chip Solution; Direct Bus Mastering in PCs Improves LAN Performance; Take Advantage of Specialty Memories When Building LAN Interfaces.

- DATA COMMUNICATIONS AND MASS STORAGE
  - Employ Serial Packet Controllers for Reliable Protocol Control; Designing Appletalk-Compatible Serial Interfaces; Large Capacity Back-up Systems for Networked PCs/Workstations; Magnetic and Optical Drive Technology; Current Status and Future Directions; Flash Memory: The Optimal Technology for Solid-State Disks; SCSI RAID Subsystems for Redundant, High-Performance Mass Storage.

Above papers by: AMD; Intel; Integrated Device Technology; Maxtor; NCR; Plus Logic; PureData Research/USA; R-Byte; Silicon Systems; Zilog.

---

**12:00 PM through 2:00 PM LUNCH AND EXHIBITS OPEN**

---

**REGISTRATION APPLICATION FORM**

(Please retain a copy for your records)

Monday, July 8, 1991

<table>
<thead>
<tr>
<th>(Select Two Tutorials ) Circle One PM &amp; One AM</th>
<th>(1) (2) (3) (4) (5) PM</th>
<th>(6) (7) (8) (9) (10)</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Includes Short Course Handout Notes, Coffee Break Refreshments, Lunch, and Tuesday Evening Reception)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(All Technical Sessions, No Tutorial)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Includes Conference Proceedings, Coffee Break Refreshments, Lunches, Exhibits and Reception admission)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Two Tutorials &amp; All Technical Sessions) Circle One PM &amp; One AM</td>
<td>(1) (2) (3) (4) (5) PM</td>
<td>(6) (7) (8) (9) (10)</td>
</tr>
<tr>
<td>(Includes all materials of both Short Course and Technical Sessions as described above)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Extra Proceedings (at conference, if mailed add $15 postage and handling fee )

**$125**

A $50 processing fee will be charged for registrations cancelled before June 23, 1991. No refunds after June 23.

<table>
<thead>
<tr>
<th>Before</th>
<th>At the door</th>
<th>Registration Amount *</th>
</tr>
</thead>
<tbody>
<tr>
<td>6/23/91</td>
<td>6/24/91</td>
<td></td>
</tr>
<tr>
<td>$350</td>
<td>$375</td>
<td>$25</td>
</tr>
<tr>
<td>$35</td>
<td>$40</td>
<td>$5</td>
</tr>
<tr>
<td>$345</td>
<td>$400</td>
<td>$5</td>
</tr>
<tr>
<td>$395</td>
<td>$450</td>
<td>$5</td>
</tr>
</tbody>
</table>

**TOTAL ENCLOSED** **$**

Name ____________________________
Company __________________________
Address __________________________
City ____________________________ State Zip ____________
Make checks payable to SysTech Research and mail with a copy of this completed form to: SysTech Research, 1248 Olive Branch Lane, San Jose, CA 95120

**Telephone** ____________________________ **Fax** ____________________________

<table>
<thead>
<tr>
<th>Charge to my</th>
<th>MasterCard</th>
<th>VISA</th>
<th>MAO.</th>
<th>YR.</th>
</tr>
</thead>
</table>
| Email ____________________________

Amount # ____________ Exp. Date ____________
Signature ____________________________
all systems will include certain common components (Fig. 6). The total number of ICs can be minimal, keeping overall system cost low.

Modern communication receivers would typically use a high-performance digital-signal processor, such as the ADSP-2101. This processor is well-suited to many of the operations of a digital receiver and can easily link to the 14-bit parallel output of the AD779. Conversion back to the analog domain is simplified by digital-to-analog converters (DACs), like the AD766. These low-cost, 16-bit, serial-input DACs require no additional glue logic or interface circuitry, have an on-board reference, and are completely tested and specified over temperature.

Additional circuitry performs decoding, clock generation, and output filtering. The decoder handles handshaking between the AD779 and the digital-signal processor. Depending on the number of peripherals connected to the processor, the decoder may be as simple as a few logic gates. Clock signals are typically generated by a high-stability crystal with low phase noise. The crystal can serve as the processor's master clock and can also be divided by counters or other means to generate the ADC and DAC sampling clocks.

On the falling edge of the sampling clock (SC), the AD779 digitizes the incoming IF signal (Fig. 6, again). Approximately 8 μs later, the conversion is complete and the AD779 asserts End of Convert (EOC). The falling edge of the inverted EOC signal interrupts the digital-signal processor. The control and address lines from the processor are decoded to generate the Output Enable (OE) pulse for the ADC. The ADC then places the digitized output on the data bus to be read by the processor.

The ADSP-2101 offers several features tailored to communications systems. The ability to fetch two operands (typically a coefficient and a data point), multiply these operands, and then sum the results with previous products in one processor cycle makes FIR filter algorithms extremely efficient. And an internal 40-bit accumulator enables full-precision products to be calculated without round-off noise caused by truncation in the filter computations. Interprocessor communication between multiple DSPs, which is often needed in SSB equipment, is easily implemented with one of the processor's two integrated serial ports.

The digital IF processor's high integration level is indicative of the future of SSB equipment. As the performance of the ADC improves, it will be placed closer to the receiving antenna in the analog front-end. The ultimate goal is to digitize the incoming RF signal directly from the antenna and implement the remaining digital functions in custom ASICs.

References:

Richard A. Groshong, senior design engineer at Rockwell Collins Defense Communications, received a BSEE from the University of Minnesota.

Stephen Ruscak, marketing and applications engineer for Analog Devices Semiconductor, holds a BSEE from Northeastern University, Boston, Mass.

HOW VALUABLE? CIRCLE
HIGHLY 535
MODERATELY 536
SLIGHTLY 537
When digital systems need variable delays, commercial devices, home-brew circuits, or semicustom LSI designs can do the job.

A Step-by-Step Guide to Programmable Delays

As programmable time-delay elements become more common in digital systems, designers can satisfy a vast range of application requirements by choosing among several distinct circuit approaches. Each approach, however, comes with its own set of advantages and disadvantages. There's also another point to consider. Even though a wide variety of off-the-shelf components is dedicated to these functions, system requirements can often be met very economically with an application-specific design at the board or IC level. This article presents a brief review of the relevant issues and options.

The term “programmable delay” will be used to mean a digital element whose output transitions follow transitions on a signal input, after a propagation delay that depends on one or more control inputs. Counter and pipeline-type circuits, which make delays in discrete multiples of a clock or reference period, will be skipped.

Most applications for programmable delays may be classified in one of two groups: de-skew and timing generation (Fig. 1). De-skews are programmed to cancel or compensate for the variation of other system components. They're useful in clock distribution, high-speed buses, time-domain instruments and test equipment, and interfaces to data transmission or storage media. They generally have output waveforms similar to the input: both rising and falling edges are propagated, sometimes with independently variable delay.

Timing-generator applications use the delay to initiate events at arbitrary programmable times. They include sampling and marker-pulse generators, test-equipment stimulus and response generators, and other instruments. Often, only one transition polarity is significant. In such cases, the delay is triggered by an edge or pulse, and makes an output edge or fixed-width pulse after the programmed time interval.

Richard Feldman
Megatest Corp., 880 Fox Lane, San Jose, CA 95131; (408) 441-3027.

David Rosky
AMCC, 6195 Lusk Blvd., San Diego, CA 92121; (619) 535-6834.
Several configurations are possible when delay is controlled by selecting discrete signal paths. Shown are a serial delay arrangement with downstream selection and a parallel arrangement with upstream selection.

The timing-accuracy specification of a programmable-delay circuit begins with a set of terms analogous to those of a DAC, with similar nomenclature. There are the tolerance and stability of insertion delay and full-scale range (which may be adjustable in some implementations), and integral and differential nonlinearity and monotonicity (which typically aren't adjustable). If the delay control interface is analog, there will be nonlinearity in its voltage- or current-to-time transfer which must be added to that of the associated DAC. Finally, there's delay jitter, which corresponds to noise on a DAC output. It's the random variation in delay for different individual input edges, and can be specified by maximum error or by RMS value (standard deviation).

Time-delay elements have another important error source with no direct equivalent in the DAC world. This source is history effects, which are often referred to as "pulse memory." In this phenomenon, the delay of a signal edge is perturbed by the presence of other edges in the recent past. Two common examples are shrinkage of short pulses and intersymbol interference in binary-data streams. History effects are present in all digital circuits, but tend to be particularly significant in delay elements. In many cases, the maximum usable signal frequency is limited not by the delay's functional failure, but rather by accuracy degradation. One way to specify pulse memory is the worst-case delay change from a standard condition over a stated range of input timing.

Input history is usually insignificant when edges are separated by more than a few times the full-scale delay, but critical applications may need to consider effects with time constants in the millisecond-to-second range. These include thermal and other conditions that depend on signal duty cycle, and dielectric absorption in timing capacitors.

Component and system testability deserve particular attention when programmable delays are used. Verifying the control function in production might call for special equipment or additional design features. Logic timing simulation may require that special models be constructed for programmable delays.

Finally, the selection or design of delays must weight the usual engineering issues. These include reliability, packaging, power and cost, multiple-sourced components, and the time, expense, and potential risk of design.

Circuit Trade-offs

Two distinct circuit approaches are typically used in programmable delays: selected-path and analog-variable. Selected-path designs use digital gates to choose one of several fixed-delay paths between input and output (Fig. 2). Useful media for the signal paths include passive transmission lines, digital gates, and R-C delays. The delay elements may be arranged serially or in parallel, with selection logic upstream or downstream.

In analog delays, the physical path of the signal remains constant, but its propagation time depends on a variable control level. The ramp-and-comparator approach is popular because of its flexibility and naturally
After thousands of hours, the major CAE suppliers have reached an agreement.

MINC design synthesis tools work right every time.

In system design, you want every advantage you can get. Which is why, after thousands of hours of evaluation, suppliers like Mentor Graphics, Valid, Teradyne, Racal-Redac and Intergraph/Dazix have chosen to integrate MINC's PLD/FPGA technology in their systems.

MINC's design synthesis software lets you design with programmable logic independent of specific devices or architectures. It handles top-down, multiple device and large, sophisticated designs.

MINC's design tools are based on next-generation technology... not just a new software revision. They're recognized as the highest quality, because they work right every time. And now that MINC software is available in both UNIX and DOS, you can enjoy the advantages of our programmable logic design tools stand alone, as well as an integrated CAE solution.

Of course, we don't expect you to spend thousands of hours evaluating our logic synthesis tools to see if they're right for you. The first time you try them, we're sure you'll agree. Call or FAX for complete information.
linear response (Fig. 3). Here, a transition of the input signal makes a voltage ramp start from a stable initial level. The ramp and a control voltage are applied to the inputs of a high-speed comparator, which switches at a time proportional to the control level.

Other methods which have been used for analog delays achieve control with variable charging current or junction capacitance, but these tend to have nonlinear transfer functions. An interesting exception varies the path delay directly in discrete steps by electronically connecting different fixed capacitors to the timing node.

Selected-path delays are good for de-skews because they propagate both edge polarities, although typically without independent control. With an appropriate medium, the total delay can be substantially greater than the signal period. Dynamic control is simple, but asynchronous path switching can cause an input pulse to be lost, truncated, or replicated. The number of delay choices per stage is usually limited to between 2 and 16, limited by selector logic fan-in/fan-out and physical packaging. In most cases, the delay times are fixed by design. Unless individual adjustments can be made in production, absolute resolution and accuracy are limited by the matching of paths in the selector logic.

Analog-variable delays can provide single-stage resolution that's limited only by the associated DAC. Such delays remain monotonic even when the absolute step size is extremely small. The delay element itself can be very compact and efficient, but the DAC's area and power may be substantial. This type of circuit is common in timing-generator applications with only one significant edge polarity. In dual-polarity (data de-skew) applications, the delay variation of rising and falling edges tends to be opposite in sign. This can be used for pulse-width or duty-cycle control. Full-scale delay is easy to adjust, but is limited to something less than the input period. That's because the circuit can handle only one edge at a time.

Programmable delays can be combined in various ways to extend range and/or resolution and solve other specific problems. For example, a de-skew application may use a selected-path section in series with two analog stages. The combination may have a wide range with fine-resolution control of rising and falling edges.

When timing accuracy and cost are important, many systems include self-calibration paths, a measurement unit, and sometimes programmable trimming circuits. Range and offset errors can then be tuned out automatically or simply compensated for in software. For example, non-monotonic multistage delays can be linearized by exhaustive calibration and a software or hardware lookup table.

COMMERCIAL DELAYS
Both types of programmable-delay circuits (selected-path and analog-variable) are available in packages that connect directly to standard logic families. An important caveat is that control-input timing and pulse-memory specifications are often not stated on data sheets. Timing accuracy may be specified for low-frequency periodic inputs, while at the specified maximum signal frequency, only functional operation is guaranteed. When in doubt, users should consult the manufacturer and/or characterize representative components.

Selected-path modules based on uniformly tapped delay lines with an input buffer, a terminator, and a data selector/output buffer are available in a variety of options from several manufacturers, including Elmeg Technology of America, Monterey Park, Calif., Engineered Components Co., San Luis Obispo, Calif., and Rhombus Industries, Huntington Beach, Calif. Many versions can handle input periods that are well under half the full-scale delay. TTL and ECL versions are available in configurations ranging from 3- to 8-bit binary and 2-digit BCD, full-scale delays to over 1 µs, and resolutions down to 50 ps.

Gate-chain programmable delays are available in at least two advanced-ECL product lines. The SPECL family from Sony Corp. of America, Cypress, Calif., includes the CXB1139Q delay line/duty-cycle controller. A chain of 2 to 40 gates gives 23 delay choices between 0.8 and 4.7 ns. Timing resolution (piecewise-linear) is 125 ps to 190 ps.

From Motorola, Phoenix, Ariz., comes the ECLIPS Series 10E195/100E195 delay. This device uses seven binary-weighted stages for 2.24-ps range with 17.5-ps resolution, and can propagate a 1-GHz signal. It has latched control inputs and a special cascading feature. The 10E196/100E196 delay adds an analog stage for fine adjustment.

Monolithic ramp-and-comparator
Power Surges...

...Are Not Transient Events!

If your system prime power comes from a DC source, you know how troublesome...or even catastrophic...unpredictable overvoltage events can be. Load dumps, lightning strikes or cleared fuses result in voltage surges and high voltage transients which can exceed the voltage ratings of your power system and cause interruptions in system operation or outright system failure. How can you ensure safe, uninterrupted operation of critical equipment in the face of input source transients and surges?

Vicor Has The Solution...

Our new family of Input Attenuator Modules (VI-IAM) provides maximum protection against source transients and surges while occupying a minimum amount of valuable board space. If your prime power source is 24, 48 or 300 Volts...your output voltages are between 2 and 95 Volts...and your system has to comply with the rigorous surge and transient requirements imposed by Bellcore, British Telecom or IEC specifications, then combining a VI-IAM with standard Vicor VI-200 converters is your solution for providing up to 400 Watts of protected system power. Need more power? VI-IAM lets you expand to 800 Watts. And IAM’s small size and high efficiency—greater than 96%—perfectly complement the efficiency, density and reliability advantages of Vicor’s component-level power converters.

EMI/RFI

VI-IAM and VI-200’s are a winning combination that won’t talk back in your most demanding Telecommunications or Industrial applications...IAM’s built-in filter meets Bellcore, British Telecom and FCC/VDE specifications for EMI/RFI.

VI-IAMs Are Designed For Use With The Following Products:

VI-200 Series DC-DC Converters and Power Boosters
- Up to 50 Watts/cubic inch
- Inputs 10 to 400 VDC
- Outputs 2 to 95 VDC
- 50 to 200 Watts
- UL, CSA, TUV, VDE

VI-J00 MiniMod™ Series DC-DC Converters
- Up to 50 Watts/cubic inch
- Inputs 10 to 400 VDC
- Outputs 2 to 95 VDC
- 25 to 100 Watts
- UL, CSA, TÜV (IEC 950)

Vicor Corporation 23 Frontage Road, Andover, MA 01810
Tel: 800-735-6200 • Tel: 508-470-2900 • Fax: 508-475-6715
Vicor GmbH Tel: 49-8031-42083 • Fax: 49-8031-45736

Component Solutions For Your Power System
PROGRAMMABLE DELAYS

delays are now available in several configurations. The AD9500 and AD9501 from Analog Devices of Norwood, Mass., and San Diego, Calif.-based Brooktree’s BT604, BT605, and BT606 each include an 8-bit DAC and control data latch. They’re triggered by a rising edge and drive their output high after the programmed interval. The devices can be retrigged after an automatic or externally controlled reset signal and a finite recovery period. Full-scale delay is set by an external resistor or current source and/or capacitor to between 2.5 ns (10-ps resolution) and 100 µs. Options include differential ECL or TTL levels. One device uses the trigger signal to latch the control data word for dynamic delay control at up to 125 MHz.

Ramp-and-comparator delays are used differently in the Brooktree Bt622 and Bt624 chips. These are dual and quad channel de-skews with analog-voltage inputs to control overall delay and skew between rising and falling edges. The full-scale range is fixed by design, and there are delay options of 10 ns, 20 ns, and 40 ns.

DESIGNING DELAYS

Often, an application-specific design is necessary or more appropriate input. As the ramp generator’s output voltage changes, the comparator switches state when the ramp voltage passes the voltage at the DAC’s output. In this implementation, the trigger input must remain active until after the output pulse has gone high and stayed high for a given period of time. Once the trigger input returns to its initial state, the ramp generator is reset, and the output pulse returns to zero. If required, the vernier can be made edge-sensitive by having the trigger input clock a flip-flop which, in turn, enables the ramp generator. The flip-flop is then reset by the delayed output and can be retriggered.

Several important considerations had to be made to ensure a successful design. The prime concern was the linearity of the delay time with respect to the digital control input. The two main contributors to delay nonlinearity are ramp nonlinearity and DAC nonlinearity. For the ramp generator, the output of a degenerated current source is integrated as the voltage on a capacitor. This method calls for a capacitor with an extremely low voltage coefficient. The need for a high ramp rate (in the range of a volt per nanosecond) made an external capacitor impractical. That’s because the presence of parasitic capacitance would mean using an extremely high integration current. In addition, parasitic package inductance would make it hard to achieve a

A CUSTOM-GATE-ARRAY DELAY DESIGN

A high-resolution variable-delay function has been implemented as a custom macro on an AMCC Q1300T bipolar digital gate array. The circuit is triggered by falling edges, and generates rising edges at its output after a digitally controlled propagation delay. Its full-scale range is about 320 ps, equivalent to the typical delay of a fast-option gate in this process. Three-bit control makes the timing resolution better than 50 ps (Fig. A). Trigger edges as close as 7 ns can have independent delay settings. The design had to be compact because the array is densely populated by other circuit functions.

The chosen implementation is based on the analog method, using a fast digital-to-analog converter (DAC), ramp generator, and voltage comparator. It occupies four I/O cells and one logic cell. A simplified schematic diagram of the circuit is shown (Fig. A). The delay control code is converted by the DAC to one of eight analog levels. The converter’s output is routed to one input of a fast comparator. The remaining comparator input is driven by the output of a ramp generator, which is activated by the trigger input.

A IN THIS DIGITAL GATE ARRAY, a custom macro uses an analog method to get eight time choices within the span of one logic delay.
ate than a standard component. Programmable delays aren't particularly hard to design. First, the general design issues and pitfalls will be reviewed, then the special constraints of VLSI applications will be considered.

In selected-path stages, the delay medium is used most efficiently in a serial configuration. A parallel configuration, however, can give finer resolution and may have fewer error-contributing components in its long paths. Control data must be stable and valid at the selector logic when any signal edge arrives. Therefore, its timing depends on the gate setup and hold time, the input-signal pulse width, and, if selection is downstream, the full-scale delay. The setup-and-hold-time performance of the combinatorial-logic elements are often unspecified and may need to be determined by simulation, experiment, or analysis of other ac characteristics. Accuracy and pulse-memory performance are typically limited by the delay-path medium.

Passive delay lines are useful in selected-path designs at the printed-circuit and hybrid levels. Their tolerance and stability are good but hard to adjust in production. They can provide a symmetric response to rising and falling edges, and a total delay much greater than the input inter-

well-settled, linear ramp at these rates. As a result, it was decided to use an on-chip capacitor.

Of the available techniques for generating an on-chip capacitor on the AMCC bipolar process, only a metal-oxide-metal configuration would provide the required voltage linearity. Care must also be taken to set the DAC-output levels so that only the center portion of the ramp is used to generate delays. This sidesteps nonlinearities that occur when the ramp initially starts up and when it reaches its final level. To do so, the converter's offset voltage and full-scale output range must be chosen appropriately.

For external adjustment of the delay span, the ramp current is set with an external resistor in the emitter of the ramp-current source transistor. The voltage at the base of the current-source transistor is set by a bandgap reference that's designed so that the emitter voltage of the current source has a very low temperature coefficient with respect to the negative supply. In this way, if a resistor with a low temperature coefficient is used to set the current, then the overall delay span will display good temperature stability.

DAC linearity is determined mainly by the on-chip resistor and $V_{BE}$ matching. If resistor and transistor sizes are carefully chosen, the process itself is capable of better than nine bits of linearity. On a digital gate array, however, one must live with the assortment of devices that have been pre-placed in the base cells. Even within these constraints, it's relatively easy to construct a 3-bit DAC with enough accuracy to virtually avoid any contribution to nonlinearity.

One final consideration involved testability. The timing vernier generates edge delays to a resolution of 50 ps. Because measuring timing to this resolution is very difficult in a production test environment, an indirect method of testing was called for. The solution was to provide a second output from the DAC to a pin on the chip. This offers verification of the timing vernier's functionality by making only dc parametric measurements on the converter's output. Because the converter's linearity and step size can be directly related to the timing resolution, it can provide a method for rejecting parts that may not meet specifications without testing them at full speed.

B. A 3-BIT DAC sums binary-weighted current sources, and is almost as fast as a regular gate. An emitter-follower charges the ramp capacitor quickly, but cuts off early in the negative transition.
Hybrids you can bet the farm on.

Send us your design parameters and in 6 weeks tops we’ll get you a hybrid prototype up to 10 times smaller than conventional circuits, yet able to meet your biggest performance and reliability demands. Call 1-800-622-5574. In today’s hybrid field, we’re the pick of the bunch!

10575 SW Cascade Blvd. Portland, OR 97223

Copyright © 1990 Pacific Hybrid Microelectronics

We do small miracles™

The useful resolution of selected passive lines is limited to about 50 ps by mismatches in logic delay and loading capacitance. At this scale, the load capacitance may be substantially greater than the line capacitance. If the series resistance of the line is more than a couple of ohms, it may cause objectionable logic-level shifts. The shifts can be controlled, however, by changing the termination voltage and adding a bias-current source at the driver if necessary.

To propagate short and closely-spaced input pulses with minimum memory, a delay line must have a short rise time and accurate termination. Many packaged lines use a ladder of inductors and capacitors (the more the better) to make compact, inexpensive delays of up to many microseconds. Some types, which use a physically continuous L-C medium, tend to have better rise times. Good packaged delays can propagate edges separated by less than half the total delay with little interference. Controlled-impedance traces in a hybrid circuit or pc board can serve as cheap, high-quality distributed lines for short delays. A stripline layer in a standard G-10 laminated board can support over 5 ns per square inch. Line delays of over 20 ns are feasible with a well-controlled fabrication process and careful biasing and termination.

Selected-path delays can use media other than transmission lines. For example, simple R-C stages are inexpensive, easier to trim than delay lines, much less restricted in impedance, and can be more compact for long delays. The main limitation is that pulse memory becomes severe if the delay is more than a small fraction of the input period. This effect is reduced if long delays are made from several shorter ones isolated by buffer gates, but overall tolerance and stability are compromised. Selector-logic skew still limits the minimum absolute timing resolution, but this can sometimes be compensated for by tuning. Parallel, selectable R-C delays adjusted at the factory have been used to make stable delay steps of 50 ps.

Analog delay circuits are recommended for applications that require high resolution, precise linearity, or a tunable range. The ramp-and-comparator approach will be reviewed to illustrate its flexibility and naturally linear control characteristic.

The difficulty of design depends mostly on the linearity requirement. Almost any smooth ramp waveform can make a system’s differential linearity comparable to that of the controlling DAC. Sometimes an ordinary logic signal with its finite rise time can do the job. But when integral linearity and range stability are important, it’s better to generate the ramp by charging or discharging a fixed capacitor with a constant-current source.

Absolute accuracy of better than 12 bits can be achieved by minimizing or compensating for second-order effects, such as temperature coefficients and the voltage dependence of charging current, integration-node capacitance, and comparator delay. History effects can be minimized by giving the ramp-reset phase enough time to settle, and by choosing a timing-capacitor material with low dielectric absorption. If the ramp isn’t reset until long after the maximum delay, a voltage clamp may be included to prevent the current source from saturating. Practical details are given in references on sample-and-hold, dual-slope, and voltage-to-frequency converters.

DELAYS WITHIN ICs

When programmable delays must be included along with other system elements in a large-scale IC, both selected-path and analog-variable methods can be used. Their options and constraints depend on the IC process, logic type, and design level (full-custom, standard-cell, or mask-or field-programmable gate array).
Five ways to look at 100 MHz. Starting at $2295!

Just check the choices in our line-up of five 100 MHz oscilloscopes:
- GPIB Programmability
- Hardcopy Documentation
- 100 MS/s Single-shot
- Automatic Measurements

Name your application, we'll provide the solution.

Tek gives you the perfect blend of modern analog real-time and digital technologies in 100 MHz oscilloscopes. Whether it's hardcopy output from a fully programmable real-time scope, automatic measurements specified to .001%, or 100 MHz, 100 MS/s single-shot performance, no one has the choices Tek does. To see it all, call your Tek rep or 1-800-426-2200. The closer you look, the more you'll appreciate Tek.

One company measures up.

Tektronix
COMMITTED TO EXCELLENCE

Copyright © 1991 Tektronix, Inc. All rights reserved. BOB-137

CIRCLE 106
Go ahead.
Scream.

It's time to take the brakes off your 486 machine and let it fly to its full potential.

How? With a BurstRAM™ from Motorola.

These new Fast Static devices run at cycle times faster than most microprocessors. Stretching the limits of system performance to the peak for which enhanced 50 MHz processors are designed.

The key to the BurstRAM is our burst cycle protocol and the timely way it transfers several consecutive words in quick succession. The on-chip burst counter and specific logic let the BurstRAM interface directly with the microprocessor and the cache controller without extra logic.

Once again, Motorola delivers just what it takes to enhance system performance. Like precocious design solutions. Preeminent technology. Relentless product support. And a very broad portfolio of Fast Statics. Not to mention a complete line of FSRAM and DRAM modules.

Want to read all about it? Send in the coupon on the opposite page and we'll show you just how far Motorola can take you. In no time at all.

If you like what's new, wait 'til you see what's next.

©1991 Motorola, Inc.
Selected-path delays are easily integrated and can use any of the topologies reviewed above. Logic gates are an obvious and almost universally available delay medium. Very long chains are feasible, although in de-skew applications they should use inverting gates to balance the propagation time of rising and falling edges. Delay per unit area can be increased if the design level enables construction of extra-slow gates or delay cells.

An important consideration, especially for long delays, is the sensitivity of gate delays to process variation, temperature, and supply voltage. Published specifications are typically very conservative. Designs that take such specs into account are generally reliable, but often require substantially more gates or selectable paths than designs based on nominal delays. There are several ways to improve stability if transistor-level design is available and a substantial engineering cost is acceptable. Demonstrated methods include on-chip voltage and temperature regulation, gate circuits optimized for delay insensitivity, tuning in production, and active delay regulation. The last two rely on matched-delay gates that depend on a common variable. A feedback circuit can make the delay of a reference chain match an external time signal.

The ability to handle very short or closely spaced pulses without interaction between edges depends greatly on the process and logic type. A figure of merit is the ratio between the propagation delay of a logic transition and the time for the circuit to reach equilibrium. Care should be taken when using circuit simulators to predict the magnitude of pulse memory. The device models associated with a digital process are often tuned to correlate with observed propagation delays, and could still have significant errors in predicting the transition “tails” that cause pulse memory.

Timing resolution of less than a gate delay is available on the chip by selecting from parallel paths that differ only in load capacitance. The flexibility of this approach depends on the design level. Incremental loads can be gate inputs, various types of transistor junctions, or simply extra interconnect wire. The matching of paths in the selector logic is critical, but monotonic programmable steps of well under 10 ps have been made in a bipolar Si process.

Analog-variable programmable delays can also be included in large-scale digital ICs. They may offer improved range or accuracy while using less area and power than select-path delays. Another benefit is ease of trimming the delay range to compensate for process and environmental variation. The analog option is not restricted to full-custom circuits. Ramp generators, comparators, and DACs linear to a few percent can be made in metal-mask-level designs from the same transistor and resistor set as standard logic gates.

For example, an integrated analog delay is used by Megatest Corp. in the timing generators of its Polaris VLSI tester (see “A custom-gate-array delay design,” p. 102). A dynamically controlled vernier (fine-resolution) delay function is included in an ECL gate array. The custom macro implementation of a ramp, DAC, and comparator stage occupies an area similar to that of a couple of fancy flip-flops. It covers a range of about one gate delay with 3-bit resolution. The gate-array approach was chosen for high performance, low cost (large systems have over a thousand of these delay elements), and a short and reliable design cycle.

Richard Feldman manages development of timing and calibration systems at Megatest’s Logic Product Group. He holds a BS in engineering and applied science and an MSEE from the California Institute of Technology, Pasadena. David Rosky, principal design engineer at AMCC, received a BSEE and MSEE from the University of California at Los Angeles.
Ever wonder how to get into RISC without worrying about obsolescence? Digital’s new, ACE-compatible DECstation™ 5000/100 Series has the answer: an upgradeable 3" x 5" CPU card. That’s right. Our revolutionary “daughter” card is the only thing you need to change to get higher CPU performance. You can get cards to upgrade your graphics and I/O performance as well.

This upgradeability means two things. You can buy now at a comfortable mid-price, mid-performance level. And your investment in the DECstation 5000/100 Series lasts longer because we’re always developing better cards.

The DECstation 5000/100 Series is ideal for running electronic design automation applications, like the popular Amadeus™, Analog Artist™, Opus™, ValidGed™, ValidTIME™, Analog/Workbench II™, RAPIDSIM™, Allegro Compose™, Workview Series II™, and Scicards™.

So get into RISC without the risk. Call 1-800-343-4040 ext. 912 for more information (and a special discount offer on some terrific software packages.) To become a Digital reseller or applications provider, call 1-800-343-4040, ext. PARTNER.

Call soon. And get your hands on the DECstation 5000/100 Series.

**GET YOUR HANDS ON A 40% DISCOUNT ON 20-20 OR WINGZ.**

For a limited time, you can get a 40% discount on Access Technology’s 20/20™ or WINGZ™ from Informix. Just give us a call, at 1-800-343-4040, ext. 912. We’ll link you up with one of these software vendors for 40% off the purchase price.

© Digital Equipment Corporation 1991. The DIGITAL logo and DECstation are trademarks of Digital Equipment Corporation. Amadeus, Analog Artist and Opus are trademarks of Cadence Design Systems, Inc. ValidGed, ValidTIME, Analog/Workbench II, RAPIDSIM, Allegro Compose are trademarks of Valid Logic Systems, Inc. Workview Series II is a trademark of Viewlogic. Scicards is a registered trademark of Harris/Scientific Calculation, Inc. 20/20 is a trademark of Access Technology, Inc. WINGZ is a trademark of Informix Software, Inc.
For applications that require a floating 15-V power supply with ±2500 V of isolation, this circuit offers a cost-effective solution. Its parts cost under one dollar. Only the transformer, \( T_1 \), sees the full ±2500 V. This makes the circuit low cost because capacitors and resistors rated for ±2500-V operation can be expensive.

The supply takes advantage of the fact that most analog systems don't require very precise power-supply voltages. This is unlike digital-logic circuits, in which ±5% to ±10% power-supply regulation is mandatory for proper operation. Analog-system supplies are constrained by application. For example, a 6-V Zener reference demands at least 7 V to maintain regulation. Typically, many applications requiring high currents only need the high currents for a short time. A variation of this power supply successfully drove high-side power MOS devices with ±2 A of peak gate-drive current.

Two of the 74HC04 inverters are configured as a simple two-inverter oscillator. The values of \( R_1 \) and \( C_1 \) are chosen to set the oscillator frequency to around 500 kHz. The remaining inverters are placed in parallel to differentially drive \( T_1 \) through a dc blocking capacitor, \( C_2 \) (see the figure).

\( T_1 \) is a ferrite-core toroid transformer whose permeability, \( \mu_0 \), equals 5000. The ferrite core is available from Fair-Rite, Wallkill, N.Y. (part #5975000201), and costs from 6.5 to 50 cents. The transformer is segment wound with 7 turns in the primary and 25 turns in the secondary. The secondary turns can be adjusted as necessary according to the required load and output voltage. Greater than 2500-V isolation may be obtained by winding, without nicking, both the primary and the secondary with Kynar insulated #30 wire-wrap wire.

A 1N914 diode bridge rectifies the secondary output. A 0.1-\( \mu \)F low equivalent-series resistance and inductance capacitor, in parallel with an aluminum electrolytic capacitor, filters that output. The floating power supply’s measured output resistance is about 200 \( \Omega \), more than adequate for most low-power analog circuits.

\[ \text{The input signal drives IC}_p. \text{ Because IC}_p \text{'s positive input (V+) is slightly offset to +0.1 V, its steady state output will be around +13 V. This voltage is sent to IC}_c \text{ through D}_2, \text{ setting IC}_c \text{'s output to +13 V. Therefore, point D is cut off by D}_1, \text{ and C}_1 \text{ is charged by the current source. The very high input impedance of the TL084 consumes almost no current, causing the voltage on C}_1 \text{ to increase linearly. Assuming the initial voltage on C}_1 \text{ is zero, the maximum voltage (V}_c\text{max) is given by:} \]

\[ I = (V_p \times R_1)/[(R_1 + R_2) \times R_3] = (15 \times 3k)/[(8k + 12k) \times 470k] = 6.4 \mu A. \]
Using just one chip (a TL084), this circuit converts an input signal's period to a dc voltage. Then the period can be measured with a multimeter. The circuit's measurement range is from 100 µs to 5 ms (a). The waveforms show what's happening at different points in the circuit (b).

Using just one chip (a TL084), this circuit converts an input signal's period to a dc voltage. Then the period can be measured with a multimeter. The circuit's measurement range is from 100 µs to 5 ms (a). The waveforms show what's happening at different points in the circuit (b).

VCmax = (I \times t)/C1
= (6.4 \times t)/0.0047
= 1362t.

If t = 1 ms, then VCmax = 1.362V.

When the input goes from low to high, a narrow positive pulse is generated at point A. This pulse becomes -13 V at point B, which cuts off D2. Then, IC1's V+ voltage becomes zero, so the charge on C1 will be absorbed by IC1 in a very short period. The time constant of C2 and R5 determines the discharge period, which is about 10 µs.

IC2 is a buffer whose gain is equal to (R8 + R9)/R9 = 1.545. Obviously IC3's average voltage will be (1362t \times 1.545)/2 = 1052t. R10 and C3 smooth the sawtooth waveform to a dc output. R11 can be calibrated so that a 5-V dc output is equal to a 5-ms input period. The measurement range is between 100 µs and 5 ms.

This circuit, which consists of n clocked flip-flops and one exclusive-OR gate, divides an input clock frequency by 2n − 1 (Fig. 1). With two flip-flops, the circuit divides by three (Figs. 2a and 2b). One main design consideration is that the sum of the delay path from the nth flip-flop's clock input to its Q output (tppf), the dt delay, and the delay through the exclusive-OR gate (tpxr), is at least as long as the flip-flop's minimum clock pulse width (twff):

tppf + dt + tpvr > twff.

The minimum values for the propagation delays must be used, and in most cases, dt can be zero.

The maximum circuit clock frequency is the lowest frequency determined by three factors. The first is the flip-flop's maximum specified clock frequency (fmax). Second is a frequency that has a period greater than the maximum propagation delay plus the setup time (tsff) for the flip-flop:

Tclk > tppf + tsff.

The third factor is the frequency that has a pulse width (twclk) greater than the sum of the flip-flop's maximum propagation delay plus dt, the exclusive-OR gate's maximum propagation delay, and the minimum clock pulse width required by the flip-flop:

Tclk > twff. 

The minimum values for the propagation delays must be used, and in most cases, dt can be zero.

The maximum circuit clock frequency is the lowest frequency determined by three factors. The first is the flip-flop's maximum specified clock frequency (fmax). Second is a frequency that has a period greater than the maximum propagation delay plus the setup time (tsff) for the flip-flop:

Tclk > tppf + tsff.
WHO NEEDS THE SIGNAL PROCESSING WORKSYSTEM?

Anyone involved in DSP and communications design can benefit from the Signal Processing WorkSystem. Because SPW is the only complete, integrated CAE software tool for signal processing design, simulation, analysis and implementation.


That's why over 200 of the world's leading telecommunications, aerospace and electronics companies around the world now use SPW.

With SPW you first create a high-level, hierarchical design using its extensive libraries of DSP and communications function blocks, as well as your own custom blocks. SPW then automatically converts your design into an error-free simulation program that can accept real-world signals and parameters for accurate design analysis.

SPW also provides several optional paths to implementation, including bit-accurate fixed-point simulation, VHDL generation, logic synthesis and other ASIC/PCB support. A code generation system produces generic-C for fast prototyping on any DSP platform, links SPW to DSP chips from AT&T, Motorola and TI, and supports boards from leading vendors.

To preview the Signal Processing WorkSystem, call (415) 574-5800 for a free video demonstration tape. In fifteen minutes, you'll see how SPW can save hundreds of hours and thousands of dollars in DSP design.

COMDISCO SYSTEMS, INC
919 East Hillsdale Blvd., Foster City, CA 94404 (415) 574-5800 CIRCLE 84
dc to 3GHz from $11.45

coustic, highpass, bandpass, narrowband IF

- less than 1dB insertion loss • greater than 40dB stopband rejection
- 5-section, 30dB/octave rolloff • VSWR less than 1.7 (typ) • meets MIL-STD-202 tests
- rugged hermetically-sealed pin models • BNC, Type N; SMA available
- surface-mount • over 100 off-the-shelf models • immediate delivery

**low pass dc to 1200MHz**

<table>
<thead>
<tr>
<th>MODEL NO.</th>
<th>PASS BAND, MHz (loss &lt;1dB)</th>
<th>CENTER FREQUENCY, MHz</th>
<th>STOP BAND, MHz (loss &lt;0dB)</th>
<th>STOP BAND, MHz (loss &gt;0dB)</th>
<th>VSWR</th>
<th>PRICE $</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLP-10.7</td>
<td>DC-11</td>
<td>14</td>
<td>19</td>
<td>24</td>
<td>200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-21.4</td>
<td>DC-22</td>
<td>24.5</td>
<td>32</td>
<td>41</td>
<td>200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-30</td>
<td>DC-33</td>
<td>35</td>
<td>47</td>
<td>61</td>
<td>200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-45</td>
<td>DC-48</td>
<td>55</td>
<td>70</td>
<td>90</td>
<td>200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-70</td>
<td>DC-60</td>
<td>67</td>
<td>90</td>
<td>117</td>
<td>300</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-100</td>
<td>DC-108</td>
<td>108</td>
<td>146</td>
<td>189</td>
<td>400</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-150</td>
<td>DC-140</td>
<td>155</td>
<td>210</td>
<td>300</td>
<td>600</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-200</td>
<td>DC-190</td>
<td>210</td>
<td>290</td>
<td>390</td>
<td>600</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-250</td>
<td>DC-225</td>
<td>250</td>
<td>320</td>
<td>400</td>
<td>1200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-300</td>
<td>DC-270</td>
<td>297</td>
<td>410</td>
<td>600</td>
<td>1200</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-400</td>
<td>DC-400</td>
<td>440</td>
<td>580</td>
<td>750</td>
<td>1800</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-500</td>
<td>DC-520</td>
<td>570</td>
<td>750</td>
<td>920</td>
<td>2000</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-600</td>
<td>DC-640</td>
<td>640</td>
<td>940</td>
<td>1200</td>
<td>2000</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-750</td>
<td>DC-770</td>
<td>770</td>
<td>1300</td>
<td>1600</td>
<td>2000</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-800</td>
<td>DC-800</td>
<td>800</td>
<td>1000</td>
<td>1300</td>
<td>2000</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-900</td>
<td>DC-900</td>
<td>900</td>
<td>1300</td>
<td>1600</td>
<td>2000</td>
<td>1.7</td>
</tr>
<tr>
<td>PLP-1000</td>
<td>DC-1000</td>
<td>990</td>
<td>1300</td>
<td>1600</td>
<td>2000</td>
<td>1.7</td>
</tr>
</tbody>
</table>

**high pass dc to 2500MHz**

<table>
<thead>
<tr>
<th>MODEL NO.</th>
<th>PASS BAND, MHz (loss &lt;1dB)</th>
<th>CENTER FREQUENCY, MHz</th>
<th>STOP BAND, MHz (loss &lt;0dB)</th>
<th>STOP BAND, MHz (loss &gt;0dB)</th>
<th>VSWR</th>
<th>PRICE $</th>
</tr>
</thead>
<tbody>
<tr>
<td>PHP-50</td>
<td>41</td>
<td>200</td>
<td>26</td>
<td>20</td>
<td>20</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-100</td>
<td>90</td>
<td>400</td>
<td>50</td>
<td>40</td>
<td>200</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-150</td>
<td>133</td>
<td>600</td>
<td>95</td>
<td>70</td>
<td>200</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-200</td>
<td>160</td>
<td>800</td>
<td>105</td>
<td>70</td>
<td>200</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-250</td>
<td>225</td>
<td>1200</td>
<td>150</td>
<td>100</td>
<td>400</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-300</td>
<td>250</td>
<td>1200</td>
<td>190</td>
<td>145</td>
<td>600</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-400</td>
<td>395</td>
<td>1600</td>
<td>290</td>
<td>210</td>
<td>900</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-500</td>
<td>500</td>
<td>1600</td>
<td>365</td>
<td>280</td>
<td>1200</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-600</td>
<td>600</td>
<td>1800</td>
<td>440</td>
<td>350</td>
<td>1800</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-700</td>
<td>700</td>
<td>1800</td>
<td>520</td>
<td>400</td>
<td>1800</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-800</td>
<td>800</td>
<td>2000</td>
<td>570</td>
<td>440</td>
<td>1800</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-900</td>
<td>900</td>
<td>2100</td>
<td>660</td>
<td>520</td>
<td>1800</td>
<td>1.5</td>
</tr>
<tr>
<td>PHP-1000</td>
<td>1000</td>
<td>2200</td>
<td>720</td>
<td>550</td>
<td>1800</td>
<td>1.5</td>
</tr>
</tbody>
</table>

**bandpass 20 to 70MHz**

<table>
<thead>
<tr>
<th>MODEL NO.</th>
<th>CENTER FREQUENCY, MHz</th>
<th>STOP BAND, MHz (loss &lt;1dB)</th>
<th>STOP BAND, MHz (loss &lt;0dB)</th>
<th>STOP BAND, MHz (loss &gt;0dB)</th>
<th>VSWR</th>
<th>PRICE $</th>
</tr>
</thead>
<tbody>
<tr>
<td>PBF-21.4</td>
<td>214</td>
<td>18</td>
<td>25</td>
<td>4.9</td>
<td>85</td>
<td>1.3</td>
</tr>
<tr>
<td>PBF-30</td>
<td>30</td>
<td>25</td>
<td>35</td>
<td>7</td>
<td>120</td>
<td>1.9</td>
</tr>
<tr>
<td>PBF-40</td>
<td>42</td>
<td>35</td>
<td>48</td>
<td>10</td>
<td>168</td>
<td>2.6</td>
</tr>
<tr>
<td>PBF-50</td>
<td>50</td>
<td>41</td>
<td>58</td>
<td>11.5</td>
<td>200</td>
<td>3.1</td>
</tr>
<tr>
<td>PBF-60</td>
<td>60</td>
<td>50</td>
<td>70</td>
<td>14</td>
<td>240</td>
<td>3.9</td>
</tr>
<tr>
<td>PBF-70</td>
<td>70</td>
<td>58</td>
<td>82</td>
<td>16</td>
<td>280</td>
<td>4.9</td>
</tr>
</tbody>
</table>

**narrowband IF**

<table>
<thead>
<tr>
<th>MODEL NO.</th>
<th>CENTER FREQUENCY, MHz</th>
<th>STOP BAND, MHz (loss &lt;1dB)</th>
<th>STOP BAND, MHz (loss &lt;0dB)</th>
<th>STOP BAND, MHz (loss &gt;0dB)</th>
<th>VSWR</th>
<th>PRICE $</th>
</tr>
</thead>
<tbody>
<tr>
<td>PBP-10.7</td>
<td>10.7</td>
<td>9.5-11.5</td>
<td>15</td>
<td>29</td>
<td>300</td>
<td>1.5</td>
</tr>
<tr>
<td>PBP-21.4</td>
<td>21.4</td>
<td>19.2-23.6</td>
<td>25</td>
<td>39</td>
<td>300</td>
<td>1.5</td>
</tr>
<tr>
<td>PBP-30</td>
<td>30</td>
<td>27.0-33.0</td>
<td>40</td>
<td>60</td>
<td>300</td>
<td>1.5</td>
</tr>
<tr>
<td>PBP-40</td>
<td>40</td>
<td>33.0-40.0</td>
<td>50</td>
<td>69</td>
<td>300</td>
<td>1.5</td>
</tr>
<tr>
<td>PBP-70</td>
<td>70</td>
<td>63.0-77.0</td>
<td>90</td>
<td>100</td>
<td>300</td>
<td>1.5</td>
</tr>
</tbody>
</table>

---

Mini-Circuits

P.O. BOX 350166, Brooklyn, New York 11205-0003 (718) 934-4500 FAX (718) 332-4661 TELEX 6852844 or 620156 WE ACCEPT AMERICAN EXPRESS

CIRCLE 93
1. THE INPUT CLOCK frequency fed into this circuit is divided by $2n - 1$. The circuit consists of $n$ clocked flip-flops and one exclusive-OR gate. The $dt$ delay is zero in most cases.

twclk > tpff + dt + tpnr + twff.

The right side of the inequality should be the minimum pulse width (either up time or down time) of the input clock.

For the divide by three circuit, use 75F74s for the flip-flops and a 74F86 for the exclusive-OR gate. Then,

- $tpff = 3.8\text{ ns minimum}$
- $tpff = 9.2\text{ ns maximum}$
- $tw(h) = 4\text{ ns minimum}$
- $tw(l) = 5\text{ ns minimum}$
- $tsff = 3\text{ ns minimum}$
- $f_{max} = 100\text{ MHz}$
- $tpnr = 3\text{ ns minimum}$
- $tpnr = 8\text{ ns maximum}$

Because $3.8\text{ ns} + 3\text{ ns} > 4\text{ ns}$, the pulse-width requirement is met when $dt = 0$. Next, $9.2\text{ ns} + 3\text{ ns} = 12.2\text{ ns}$ or $81.97\text{ MHz}$ maximum for the second clock-frequency condition. The last condition gives $9.2\text{ ns} + 8\text{ ns} + 5\text{ ns} = 22.2\text{ ns} \times 2$ (for 50% duty cycle) or $44.4\text{ ns}$, giving a maximum clock frequency of $22.5\text{ MHz}$.

The circuit, when constructed with standard 74F-type parts, operates without any added delay in the exclusive-OR feedback path and with an input frequency of up to $22.5\text{ MHz}$. The circuit's output signal will have the same duty cycle as the input clock.

2. THIS CIRCUIT CONFIGURATION divides the input frequency by three (a).

The circuit's timing diagram verifies the division (b).
Generate precise sinewaves with just one chip.

Now just one chip does the work of many. Micro Linear's ML2035 and ML2036 are the industry's first integrated programmable sinewave generators. They're easily programmable from DC to 25kHz (ML2035) or 50kHz (ML2036). Each delivers better than ±.75Hz frequency resolution, and -45dB harmonic distortion. Absolute error gain over the frequency range is better than ±1dB. And the frequency reference of the sinewave output is derived from either an external crystal or clock input.

The ML2035 is housed in an 8-pin DIP while the full featured ML2036 is available in a 14-pin DIP or 16-pin SOIC. At prices starting at $5.95, the low-cost ML2035 and ML2036 are the perfect single chip solutions to efficient, precise sinewave generation.

So whether your application is in telecommunications, modems, motor control, uninterruptible power supplies, or any other, call Al Tremain at (408) 433-5200. Or write to Micro Linear, Dept. SWG, 2092 Concourse Drive, San Jose, CA 95131.

And ask for your copy of our 1991 Data Book, too.

CIRCLE 174

Generating Precise Phase Controlled Sinewaves

Generating Fixed 50Hz and 60Hz Sinewaves

ML2035 Block Diagram

*Based on lots of 100. ©1991 Micro Linear.
"You're going to do what to the cellular phone in this commercial? Run over it with a golf cart? I sure hope you guys know what you're doing."

That was Lee Trevino's reaction when he was told the kind of abuse that was in store for the Motorola Micro T-A-C™ Digital Personal Communicator during the shooting of his first commercial for Motorola.

Well, not only was the Micro T-A-C able to withstand the pressure of a heavy golf cart, but its durability thoroughly impressed Lee Trevino.

"I saw the Micro T-A-C dropped, bumped, thrown and muddied," said Trevino. "They did just about everything," he added, "but hit it off a tee with a three wood. Yet, after all that abuse, it performed like a champ. It's obvious that the Motorola cellular phone is put together to stay together."

"A lot of people call me a durable player," concluded Trevino, "and if I continue to hold up as well as my Motorola phone, I'll be on the tour for a very long time."

Testimonial reflects actual events. Motorola and Micro T-A-C Digital Personal Communicator are trademarks of Motorola, Inc. © 1991 Motorola, Inc. 1-800-331-6456

CIRCLE 1
BRINGING A RELIABLE PRODUCT TO MARKET
ON TIME—THERE'S THE RUB,
ENGINEERS SAY

BY SHERRIE VAN TYLE

Salary: $53,538
Age: 42.6 years
Experience: 14.8 years
Sex: male
Education: BSEE/CS

What’s on the minds of design engineers these days? A survey of 1500 ELECTRONIC DESIGN readers shows that engineers are contending with shorter design cycles as companies race to ship new products out the door. “There is only one chance to do it right,” says one reader, striking a chord that runs through many survey responses. To come up with quality products and still meet time-to-market deadlines, engineers are turning to concurrent engineering and computer-aided engineering tools—in short, they’re trying to get it right the first time.

But the time crunch exacts a price, say engineers: On the work front, there’s less time to breadboard designs. “We need to develop new parts faster and manufacture it faster before the customer’s design window closes,” writes one engineer. As a result, some designers are “forced to cut back on some kinds of testing, especially stress testing.”

Fortunately, better design and simulation tools are helping engineers cope with shrinking design cycles. Still, on the personal front, engineers face longer workdays, unpaid overtime, and more stress—this year layoffs have moved up on an engineer’s list of concerns. Despite these difficulties and that most engineers surveyed don’t think their talents are used to full advantage, most engineers are satisfied with their choice of career.

These findings are drawn from a survey conducted in March. The average reader (respondent) is 42.6 years old, has 14.8 years of engineering experience, and earns $53,538 (more detailed salary information will appear in the Oct. 10 issue of ELECTRONIC DESIGN).

Written responses to the survey show that shorter time to market and a push for higher quality products are weighing heavily on readers’ minds this year. That’s a big departure from previous surveys in which readers singled out salaries as their biggest career concern.

Still, concern about shorter design cycles and quality isn’t altogether surprising. ELECTRONIC DESIGN readers are involved with projects both as designers and managers of projects: Of those surveyed, 12.2% manage a project team, 19.9% lead a project, 23.2% manage a technical department or organization, and 39.8% of readers belong to a project team.

The push for quality always affects their job—that’s the word from 37% of readers. “There is better awareness on everybody’s part as to what must happen to bring a quality, reliable product to market,” says one reader. Another writes, “It has forced every department to rethink methodologies.”

Next in importance is designing with complex components, according to 34% of readers. “The level of complexity has increased,” notes one reader, “but the length of the design cycle has not.” About 33% of readers say shorter time to market makes their job more difficult. One reader says, “Less time is available to properly verify design and, therefore, there is more fixing after the product is in production.”

Separating hardware from software debugging is another thorny problem for 30% of readers. And 27% of readers say they very often have to deal with design for manufacturability; an equal number say their jobs are often affected by multidisciplinary design teams. Shorter design cycles, a reader notes, have “forced a multidisciplinary approach to design for a concurrent cycle.”

Compared with the foregoing issues, readers are less concerned about dealing with fewer vendors in the workplace. Just 18% say it very often affects their job. Of negligible concern are military cutbacks: 44%
of readers say a shrinking defense budget never affects their job.

Another problem for readers is developing quality products within a shrinking design cycle. Among readers surveyed, 58% believe the product design cycle has shrunk over the last two years. And 77% of those readers say it has affected their work; 64% of them say a shorter design phase has caused problems for them. As one reader puts it, "Shorter time to market products do not always result in trouble-free products. I've seen many redesigns. The more you rush, the more time you spend fire fighting."

A shorter design cycle can lead to less time for testing. One designer writes, "We have less time for breadboard or prototype evaluation of designs; there's more use of CAD simulation as an alternative."

To cope with shorter time to develop products, readers would like to see standardized interfaces, better design tools, and manufacturing and test objectives being considered up front. One reader comments "We need to do concurrent engineering; we should work with manufacturing engineers early in the design."

Another reader proposes "more reliance on CAE tools and more emphasis on right the first time." Other readers suggest weekly deadlines. Another notes that "complete and final hardware/software specs are now required before any engineering takes place." Says one engineer, "better definition of products is needed up front. 'Creeping feature' needs to be controlled."

Another approach is "more thorough design reviews, including customers in the design process more." One reader says he would like to see "better training to shorten the learning curve."

In dealing with shrinking product development cycles, small companies have the advantage of less overhead, as several readers point out. "In my company, the design cycle to production is 3 months versus 12 to 36 in large corporations," one says.

Notwithstanding the pressures they face as designers, some readers see an upside to shrinking design cycles. Shorter cycles are challenging engineers to work smarter. One writes, "We delegate more work to support groups-purchasing, documentation." Another says, "Better tools have made me more productive." Several readers observe that design tools are becoming more powerful.

Underscoring this, one third of readers believe design has become less by rote in the last three years; 25% believe designing has become more by rote, and 43% believe designing is about the same as it was three years ago. And 84% of readers would like to see designing become even more creative.

Still, much engineering talent is wasted—or underused—readers say. In the survey, 72% of readers believe that their talents aren't being used to full advantage. Years of engineering experience make little difference: 71% of engineers with five or fewer years of experience think talent is being wasted vs. 76% of engineers with 21 or more years in the profession.

That's all the more reason not to buy into reports of an engineering shortage—sparked by a recent National Science Foundation study and bruited in the media. Most readers emphatically don't believe there's a shortage of engineers. A handful say good engineers are in short supply. Others respond that shortages are limited to specialities, like power-related fields and software.

Several readers label such reports company propaganda to keep the labor pool filled and engineering salaries low. Readers also point to attempts by universities to keep a steady influx of engineering students.

Just as contemporary issues, like time to market, are reshaping an engineer's job, tools like computers have already changed the way most engineers work. The PC has become ubiquitous among engineers, the survey shows. Indeed, 97% of readers use a personal computer in their job, for just about every work-related task. Among readers with PCs, 57% perform CAD/CAE, 48% do simulation, 90% perform word processing, and 95% do other various PC-based tasks, such as project management, data acquisition, and automated testing. And just 10% use the PC to do computer-aided software engineering (CASE).

Apart from design concerns, the survey reveals that engineers are more concerned about being laid off this year. In a list of career concerns, readers rank job security second to salary compared with last year, where readers said salary was their biggest concern, followed by the need to keep up with technology. Job security ranked third.

In the 1991 survey, 30% of readers say fair salary is their most important concern, succeeded by job security (28%) and the need to keep up with technology (24%). Readers give much shorter shrift to concerns about ethics (9%); respect for the profession (7%); portable pensions (4%); continuing education (3%); and age discrimination (2%).

Perhaps reflecting the view that engineering isn't sufficiently appreciated as a profession, some readers believe that they get more recognition from their immediate supervisor than from their company as a whole. Consequently, 81% of readers say their supervisor values their work and 19% disagree. As for the companies they work for, roughly 65% of readers believe their companies give them adequate recognition while about 35% disagree.

About 83% of readers would recommend engineering as a career. One reader finds it, "very demanding. It's sometimes hard to find a happy medium between my profes-
FOR many people, the decision to become an engineer is a personal one. One reader writes, "I consider myself fortunate that my interests have led me into an area that is in demand, thus allowing me to remain in engineering and make a good living at it." Another writes, "Engineering is a great career for people who like problem solving, creativity, and making things work." An engineer notes, "My first love is electronics. For this reason, I feel that I would have been neither as successful nor as satisfied in any other profession."

For these readers, engineering's appeal doesn't lie in salaries. Says one, "If accumulating cash is your main goal—be a lawyer, doctor, or business manager. I'd recommend engineering if you are inventive and enjoy this work just for the job of developing and inventing along with a decent salary."

In terms of job satisfaction, overall, 16.1% of respondents described themselves as extremely satisfied with engineering as a career, 51.7% were very satisfied, 28.4% were somewhat satisfied, and just 3.8% were not very satisfied. The more money engineers make, the more satisfied they are with their career choice. Among engineers making $75,000 or more a year, 26.7% were extremely satisfied, 56.7% were very satisfied, and 16.7% were somewhat satisfied. No one in the top salary category was unsatisfied with career choice.

Years of experience, however, had little effect on percentages of job satisfaction or dissatisfaction. Among engineers with 21 or more years of experience, just slightly more than the overall average, or 17.2%, were extremely satisfied, 50.5% were very satisfied, 29% were somewhat satisfied, and 3.2% were not very satisfied. Among respondents with five or fewer years of experience, 14.3% were extremely satisfied with their choice of career, 50% very satisfied, 32.1% somewhat satisfied, and 3.6% not very satisfied.

Although most engineers report themselves as satisfied, readers who are dissatisfied with their career, just as in last year's survey, mince no words in describing the drawbacks of an engineering career. Most common responses were lack of respect for the profession, low salaries, and lack of job security. Writes one, "It takes a certain type of person to be a good engineer. Engineers get very little professional respect. They're at the mercy of accountants and management does not understand engineering, which has lower pay than what a less technical liberal-arts manager [makes]."

On the one hand, most readers believe that their education adequately prepared them for their first job. On the other, some readers find recent graduates ill-prepared to enter the work force.

One-third of respondents have a BS/CS, 16.1% have an MSEE/CS degree, 8.4% have an MA/MS, 17.3% took postgraduate engineering courses, and 3% have a doctorate. Female respondents make up just 1% of the 1991 survey.

This year's survey found 77.6% of respondents agreeing that they were prepared for their first job while 75% of 1990's survey responded that they were adequately prepared.

On the job training is important for engineering graduates. In fact, engineering has been described as a profession requiring lifelong learning. Readers are thus concerned about the need for retraining engineers to avoid falling behind in technology. Writes one reader, "Older engineers are less likely to be retrained than just hiring a fresh grad." Another says, "Any expertise that an individual develops over a 6- to 18-month period is worthless after 3 to 5 years." According to another reader, 'Help is needed on generic training courses for newer technology—ASICs, analog and customer chips, and CAD/CAE for smaller companies.'

Readers want better preparation for engineering graduates. Says one reader, "Engineering schools are not providing the latest information to students and do not encourage common sense solutions. Let's encourage a cooperative program, especially during the summer months, to al-

---

Do you use a PC in your job?
Yes 97%
No 3%

If yes, what tasks do you perform on a PC?
    CAD/CAE 57%
    Simulation 48%
    Word processing 90%
    CASE 10%
    Other 35%

* Readers gave multiple answers
low graduating engineers to have some industry experience.” Another writes, “Engineers of the future will need a masters degree as a minimum to jump into the changing market and be able to keep pace.”

Readers report that they stay abreast of changing technology by reading trade magazines (91.6%); through personal investigation on the job, (86.7%); working with colleagues (67.1%); reading manufacturers’ literature (63.9%); attending special courses and seminars (53.4%); and attending technical courses (37.3%).

With shrinking leisure time and unpaid overtime, engineers may have trouble fitting in these activities. Along these lines, one reader suggests, “Companies must provide opportunity for those who desire to return to school on a full-time basis in exchange for a contract—maybe after 10 years of employment!”

This year’s survey finds the paperwork problem may be easing for readers. Last year, 52% of readers said they spent 10 or more hours a week on administrative and management tasks. Among 1991’s respondents, 45% spend 5 to 9 hours on non-engineering tasks, 32% spend 10 or more hours, and 19% spend 1 to 4 hours on these tasks. Just as in last year’s survey, however, readers write that administrative tasks, meetings, and clerical tasks gobble up valuable time. Among engineers, a habitual gripe is having to work unpaid overtime: 75% of respondents report working unpaid overtime or on weekends, about the same as last year’s survey (77%). And amount of overtime doesn’t vary with the number of years of experience.

As in last year’s survey, some readers commented on a salary’s plateau effect—engineers start off at decent salaries, yet after 15 or so years in the profession, fall behind their professional counterparts in law or medicine.

To counter the plateau effect, an engineer usually becomes a manager. But that’s a problem if an engineer chose the career because technology, rather than managing other people, was compelling. One reader writes, “The problem of upward mobility as an engineer is still present in most companies. The only advancement path is into management where the engineering skills are lost, requiring a new set of skills that many engineers either lack or haven’t been trained for.

“A poor manager and a lost engineer are the result. For new engineers, I recommend more emphasis on learning how to communicate.

Writing English and speaking skills are an important part of the profession. The best idea is of no value if you can’t explain it.”

Reader membership in professional associations remains largely unchanged from a year ago. In 1991, about 31% of readers belong to the IEEE; 61% of readers don’t belong to any professional association. Last year, two of three readers did not belong to the IEEE.

Writes one reader, “Engineering societies are instruments of corporations and universities. They have no concern for the welfare of engineers. We need societies like the AMA, which controls the supply of medical doctors, thus protecting the high income of their members.”

For the survey, readers were chosen at random from the magazine’s U.S. circulation. The first 250 questionnaires mailed were tabulated.

---

**U.S. SAVINGS BONDS**

1-800-US-BONDS

A public service of this publication.
How P-CAD made the Poqet more productive.

The Poqet PC™ is the complete MS®-DOS PC that’s small enough to slip into your pocket. Yet it is powerful enough to run virtually any MS-DOS personal productivity software.

The Poqet PC’s small but complex board design made choosing the right PCB design software a very big decision.

P-CAD makes a big thing out of productivity, service and support.

P-CAD gave the Poqet PCB design team the robust functionality and reliability they needed to complete their designs and get their product to market faster. And Poqet chose P-CAD for another very big reason — unparalleled customer service and support.

You see, P-CAD backs customers with technical representatives in 100 nationwide locations. Service from 19 regional training centers. A technical support center and hot-line, user groups, and a 24-hour bulletin board.

Minimum design time for maximum profitability.

Support like this explains why Poqet Computer joined more than 18,000 installations already using P-CAD to minimize design time and maximize profitability.

Whether you’re using a UNIX® workstation or a 386® or 486®-based PC, there’s a P-CAD system designed for your platform. Either way, you’re backed by our international network of P-CAD value added resellers—your assurance of the maintenance, upgrades, and support you need for maximum design productivity.

Pocket your free P-CAD demo.

Just send us one of the attached postage-free reply cards, and we’ll send you a P-CAD demo absolutely free.

Better yet, call us toll-free. When it comes to productivity, service and support, P-CAD has lots of big ideas to share with you.

1-800-255-5710

World Class PCB CAD Productivity

P-CAD for DOS-based PC’s

P-CAD for UNIX workstations

©1991 CADA, INC.

CIRCLE 98
A cycle by cycle simulation of switch-mode power supplies is recognized as a difficult simulation task for SPICE-based simulators, which must cope with timings that can span 4 orders of magnitude. This problem invariably results in very long simulation times, but is improved considerably by MicroSim's approach of building the controller macromodel chips so that a significant section is simulated in the digital domain. PSpice's behavioral modeling and mixed analog/digital simulation capability makes this possible.

PSpice is available on the IBM-PC (running DOS or OS/2); Macintosh II; Sun 3, Sun 4, and SPARCstation; DECstation 2100, 3100, and 5000; and the VAX/VMS families. In addition to the PWM macromodels, the PSpice library contains over 3,500 analog and 1,500 digital parts which can be used in a variety of applications. Our technical staff has over 150 years of combined experience in CAD/CAE, and our software is supported by the engineers who wrote it.

For further information about the PSpice family of products, call us at (714) 770-3022, or toll free at (800) 245-3022. Find out for yourself why PSpice has become the standard for circuit simulation.
MARKET FACTS

The market for multichip modules, once predicted to be worth billions of dollars by 1991, has fallen short of those forecasts. MCMs should generate about $207 million in sales this year, predicts Electronic Trend Publications, a Saratoga, Calif., market researcher. By 1995, the world market is expected to grow 34% a year, with annual sales of roughly $666 million.

Lower than expected growth results from several factors. For one thing, high circuit densities cause heat and electrical problems, which lead to end user difficulties and wariness about the technology. For another, unpackaged die are difficult to test, and ac performance cannot be determined until after assembly.

Steep prices, which range from $50 to $100 per square inch, also dampen sales. As production ramps up, prices should shrink to about $20 to $30 per square inch.

MULTICHIP MODULES: POISED TO TAKE OFF

<table>
<thead>
<tr>
<th>Year</th>
<th>Large</th>
<th>Mid-size</th>
<th>Small</th>
</tr>
</thead>
<tbody>
<tr>
<td>1990</td>
<td>$207.3</td>
<td>$282.1</td>
<td></td>
</tr>
<tr>
<td>1992</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1994</td>
<td></td>
<td></td>
<td>$665.8</td>
</tr>
</tbody>
</table>

Source: Electronic Trend Publications, Saratoga, Calif.

HOT PC PRODUCTS

More and more, long documents and those that mix text and illustration are going onto CD ROM disks. Now IEEE standards documents are on CD ROM. As a result, PC users with CD ROM disks can search for key words, organization names, and document numbers. Once retrieved, pages can be viewed singly or two at once, rotated, or zoomed to read small print and detailed diagrams.

Service will be updated every 60 days. Standards documents cover computers and electronics, instruments, communications, applications, and power. Included is an index to U. S., non-U. S., and international standards.

For prices and other information, contact Information Handling Services, 15 Inverness Way E, Englewood, CO 80150; (800) 241-7827; (303) 790-0600, ext. 59.

TIPS ON INVESTING

Since 1980, the average cost of buying a home has risen almost 50%. In that same time, the cost of tuition, room, and board for a year of college has doubled. But median family income has failed to keep pace with these rising costs, increasing by just 6.4% through the late '80s.

Obviously, engineers with young families have a tougher time reaching fundamental financial goals than their parents did. And older engineers may find themselves helping out their children and grandchildren. A recent survey of homeowners aged 55 to 64 showed that 44% would help their adult children purchase homes, even though only 13% received assistance from their own parents.

You may give each of your children or grandchildren up to $10,000 ($20,000 if you are giving with your spouse) without paying a gift tax. (A gift of any amount is tax-free as long as it is used directly for tuition or for medical expenses.) In fact, your generosity may even reduce your eventual federal estate taxes by removing assets from your estate. However, the recipients of your gifts may have to pay substantial taxes on the income your gift produces. The “kiddie tax” law requires that investment income of more than $1,000 earned by children under 14 will be taxed at their parents’ rates. Children 14 and older are taxed at their own rates, which presumably are lower than their parents’.

Perhaps the best way to shift assets to a child under 18 is to establish a custodial account, which are administered on the child’s behalf by a custodian whom you designate. Custodial accounts may be established under either the Uniform Gifts to Minors Act (UGMA) or the more recent Uniform Transfer to Minors Act (UTMA). Available in 23 states, UGMAs may contain cash and securities and automatically come under the child’s control when he or she turns 18. UTMAs are similar, except that they may also contain real estate, patents, royalties, and paintings. And the child doesn’t gain control of the account until age 21 (25 in California). Currently, 27 states and the District of Columbia permit UTMAs.

To minimize taxes and maximize returns, tailor accounts to a child’s age. Growth mutual funds are valuable long-term investments giving benefits of professional money management and diversification. Qualified stock, carefully selected and monitored, may produce the best return over the long run.

As your children or grandchildren approach the age of being able to use the money, you may want to shift funds from riskier growth-oriented investments to more secure fixed-income securities such as certificates of deposit (CDs). Zero-coupon Treasury bonds, which give an assured level of income and may be timed to mature when the child reaches a certain age, still have market risks and tax consequences. Zero coupon municipal bonds provide competitive yields on a tax-free basis.

Henry Wiesel is a financial consultant with Shearson Lehman Brothers, (800) 631-2221.
Perfect Torque
Under Pressure
The Brains and Brawn for Precision DC Motor Control

Precise coordination of position, acceleration and power. That's what it takes to torque a discus. Or control precision DC motors. Motors that must start instantly, run up to 100,000 RPM and stop at exactly the right position every time.

For brushless or brush-type DC motor control, Motorola has put a new spin on its line of ICePAK™ TMOS Power MOSFETS and Linear motor control ICs. Giving you more efficient techniques for motor control—and perfect torque under pressure.

MC33035 Motor Controller for Maximum Performance
For maximum performance, the MC33035 delivers all the active functions needed for open-loop three or four phase motor control.
• Inputs for speed control, forward/reverse, run enable, dynamic braking
• Rotor position decoder for commutation sequencing
• Error amplifier and PWM comparator for speed control
• Temperature compensated 6.25V reference

MC33039 Closed-Loop Motor Speed Control Adapter
For closed-loop speed control in DC brushless motor control systems, the MC33039 provides motor speed control using Hall Effect sensor signals. It eliminates costly magnetic or optical tachometers for closed-loop applications and enhances low-speed operation by detecting the transitions of all rotor position sensors.
• Can be powered from 6.25V reference on MC33035 or MC33033
• Constant speed operation down to 100 RPM

IcePAK™ TMOS Power Modules
To drive brushless motors in three-phase applications, Motorola's MPM3003 "IcePAK" power modules can handle high surge currents at motor start up—to 25A. The MPM3003 is a complete three-phase bridge with three N-channel MOSFETS in the lower legs and P-channel MOSFETS in the three upper legs. This power module can be driven from a three-phase control integrated circuit like the MC33035 with an electronic tachometer (MC33039) to close the loop with minimal cost. Power modules for brush-type designs are the MPM3002 and MPM3004, featuring power MOSFETS in H-bridge configurations.
• Rated at 60 Volts to 100V, 8 to 10 Amps
• P and N channel power MOSFET configuration for improved drive
• Isolated Package (2kV isolation rating)
• High power dissipation capability
• Mechanically rugged space saving package

The Team Approach To Outstanding Individual Effort
Motorola's motor control team of ICePAK Power Modules and Linear control ICs will help you set new marks for design performance. You'll get that extra control edge you need for a winning product, without going around and around to reduce chip count and power requirements.

Ready to give us a whirl?
For motor control details, complete and send the coupon, or call any weekday, 8:00 a.m. to 4:30 p.m., MST 1-800-441-2447.


Copies can be obtained through IEEE-USA, 1828 L Street, NW, Suite 1202, Washington, DC 20036-5104; (202) 785-0017.

CIRCLE 524

A demo disk for Spice Optimizer is free from US Logic. Spice Optimizer gets the same results as simulating backward. The industry-standard Spice analog simulator goes from an initial condition to an end result over time, in the transient mode.

Optimizer also works with the transient and ac modes of Spice. A user edits a few simple lines in the Spice netlist and starts the optimizer. A setup screen displays relevant parameters and provides for possible corrections. Then the loop process is started. Contact the company at 1741 Katella Ave., P. O. Box 5922, Orange, CA 92613-5922; (714) 744-1252.

CIRCLE 525

A PowerPath disk catalog gives details on 400 ac/dc and dc/dc power converters. Contact the company at 3797 Spinaker Ct., P. O. Box 5102, Fremont, CA 94537-5102; (415) 657-6700; fax (415) 683-6400.

CIRCLE 526

OFFERS YOU CAN'T REFUSE

time to market is a hot topic these days. Along these lines, Logic Automation is offering a free time-to-market kit to design engineers and managers. The kit has a slide rule to compute revenue lost by delay in putting a product on the market. Also included is a booklet, "Electronic Design and Simulation: Cost, Quality, and Time to Market." To request a kit, contact the company at P. O. 310, Beaverton, OR 97075; (503) 690-6920; fax (503) 690-6906.

CIRCLE 524


Copies can be obtained through IEEE-USA, 1828 L Street, NW, Suite 1202, Washington, DC 20036-5104; (202) 785-0017.

CIRCLE 524

A demo disk for Spice Optimizer is free from US Logic. Spice Optimizer gets the same results as simulating backward. The industry-standard Spice analog simulator goes from an initial condition to an end result over time, in the transient mode.

Optimizer also works with the transient and ac modes of Spice. A user edits a few simple lines in the Spice netlist and starts the optimizer. A setup screen displays relevant parameters and provides for possible corrections. Then the loop process is started. Contact the company at 1741 Katella Ave., P. O. Box 5922, Orange, CA 92613-5922; (714) 744-1252.

CIRCLE 525

A PowerPath disk catalog gives details on 400 ac/dc and dc/dc power converters. Contact the company at 3797 Spinaker Ct., P. O. Box 5102, Fremont, CA 94537-5102; (415) 657-6700; fax (415) 683-6400.

CIRCLE 526

DID YOU KNOW?

... that the U. S. robotics industry set a record for new orders and shipments last year. Shipments of $485 million were 9% more than during the previous best in 1984, which was also a boom period for robotics.

Robotic Industries Association

... that laser disk players are catching on. About 600,000 are in U. S. households. The number of player manufacturers has doubled since last year, to 17. And at least 30 companies make combi players—machines that play laser and compact disks.

Laser Disc Association

KMET'S KORNER

...Perspectives on Time-to-Market

BY RON KMETOVICZ
President, Time to Market Associates Inc.
Cupertino, Calif.; (408) 446-4458; fax (408) 253-6085

ynthesis of thought and motion is usually not associated with the act of carrying an activity to completion. The game of soccer illustrates the point. Rules are set; the game is well-defined. Before kick-off, a game plan has been put into place. With each tick of the clock, the game is played out to determine the eventual winner. Each player on the field works to synthesize the next offensive, or defensive, play opportunity. Within the game's limits, all participants strive to maximize their abilities. The players' minds are working; action stops only when time runs out. Dynamic synthesis is carried out by all persons on the field. Key team members and the coaching staff provide leadership.

Like the soccer example, executing a project plan is a dynamic process that often requires synthesis to take place in a short time relative to other time pressures felt during the definition and planning phases. Definition decisions tend to have the luxury of a reasonably slow moving clock. There is time pressure. But it can generally be measured in months (sometimes years) before a definition can be properly synthesized. Upon entering the planning phase, the process speeds up. Cross-functional plans can be synthesized in three to six weeks. During the execution phase, decisions need to be synthesized in days or hours. Time becomes very precious. The penalties for letting it slip by are severe. The transition into the executive plans must be managed to ensure that the new product development team has an effective start.

For process participants, a new perspective on the product-development effort must develop rapidly. Attention shifts from thinking, exploration, and planning to a situation where the team members have to actually produce the abstractions within the product's definition. For some new product developers, this is a difficult period. Engineers and technologists sometimes want to continue refining the technology to create the product; marketing personnel start to have second thoughts about feature sets and performance numbers; and manufacturing may have doubts about how certain critical processes will perform. Also leadership and management styles must undergo a rapid revision.

An informal and sometimes casual control system must be replaced by a system that runs more by numbers and data than by intuition. Too much is happening too quickly on a concurrent basis to comprehend the situation without process measurement and data analysis. Therefore, as team members are making the transition to the production of real output, they also become aware of the fact that what they do will be measured on a periodic basis. In effect, the entire team moves from preparing to be in the execution phase to actually being in the execution phase! The reference plan becomes the competition. If the team can perform to, or slightly ahead of, plan, a winning situation is in progress. When progress departs from the plan, participants must be prepared to make adjustments to recover and restate a lead position with respect to the reference plan. At no time does the process come to rest until end objectives have been achieved.
Dynamic memories are working their way into most systems. To find out just how designers recommend, specify, and authorize purchases of DRAMs, Penton Publishing Co.'s research department surveyed 2000 readers of *Electronic Design*. Responses of those involved with DRAMs were then tabulated and analyzed. Readers, who also were asked about ASICs and other components, were chosen at random from the magazine's U.S. circulation.

**BEST SELLERS**

Which technical books are the most popular in Silicon Valley?

**ELECTRONICS:**


**COMPUTER SCIENCE:**

1. *Object-Oriented Design with Applications* by Grady Booch. Addison-Wesley, 1990. **$38.50.**

Compiled by Stacey's Bookstore, Palo Alto, Calif; (415) 326-0681.

**QUICK LOOK**

**MICROPROCESSOR SURVEY**

WHAT SIZE DRAMs ARE YOU SPECIFYING?

Source: a survey of Electronic Design readers by Penton Publishing Co., Cleveland.

**THE PROFESSION**

North American business is slowly coming to realize that an educated workforce is its key competitive edge. Nowhere is this truer than in engineering, where technology changes ever more rapidly. Nonetheless, several recent surveys show that only 42% of engineers had been involved in any formal continuing education program in the last 6 months.

Continuing education is an individual's responsibility, but the cost of continuing education is prohibitive for many engineers. Employers must encourage, support, and reward their employees' efforts in keeping up to date. They also cannot expect engineers to do it entirely on their own time. The amount of leisure time for the average American has shrunk since 1973.

During the same period, the average work week, including commuting, has jumped from less than 41 hours to nearly 47 hours. Employers can offer inducements like time off and promotions, but some employers have to resort to education as an enticement for recruiting new engineers.

Employers should remember that expertise attracts more expertise. IBM's Corp.'s reputation for pure research, enhanced by Nobel prize winners on its staff, helps draw top-rank scientists—75% of those offered jobs accepted. To increase the benefits of education for engineers, information has to flow freely inside and outside of corporations. IBM, for example, attributes the success of its research lab in Zurich, Switzerland, to the ethnic diversity and the multitude of disciplines there. The researcher pool is in constant flux with visiting scientists and summer students.

For its part, Hewlett-Packard promotes communication between employees and eliminates status distinctions that might inhibit the flow of ideas. Researchers, for example, demonstrate their ideas to others in "town centers" to get comments and suggestions from coworkers. Both IBM and H·P encourage people of all disciplines, including secretaries, to propose ideas.

The freewheeling, Western-style brainstorming sessions do not work everywhere, though. In Japan, for example, sessions are more structured (the Japanese learning style is heavily based on rote and memory and doesn't promote creative thinking).

Companies reap benefits from investing in training. Motorola Inc. obtained rates of return of up to 30 times dollars invested and now invests 2.5% of its payroll in training. The company even trains its suppliers because ignorance is costly. Every worker at IBM spends at least 40 hours in the classroom each year while the U.S. average is 4.5 hours per year; Japan's average is 200 hours a year. For the technical workforce, an employer's competitive edge depends on what information or knowledge its staff has access to. Because of increasing family commitments, training needs to be provided during working hours. Engineers can then expect to have a mix of work, teaching, and study as part of future job descriptions.

by Alain Beauches, Ottawa, Ontario, Canada. He is a project engineer for Canada's Department of National Defence.
Why Wait 5 Days?

All Bud Products Are Available Today From Your Bud Distributor

GUARANTEED FASTEST DELIVERY

Over 2,500 styles, sizes and colors to meet your needs . . . immediately available from stock.
Or let us design a special case for you.
Call us for the name of your local Bud Distributor.

Bud East, Inc.
4605 East 355th Street
P.O. Box 431
Willoughby, Ohio 44094
(216) 946-3200
FAX: 216-951-4015

Bud West, Inc.
7733 West Olive Avenue
P.O. Box 1029
Peoria, Arizona 85345-0350
(602) 979-0300
FAX: 602-878-5371

When it comes to enclosures, we've got you covered.

CIRCLE 82
What's All This Cottage-Cheese Stuff, Anyhow?

Once upon a time (to be specific, about 1950), there were no nuclear-powered submarines. So when the U.S. Navy decided that they wanted to plan for some nuclear submarines (that would be able to cruise for many weeks without coming into port for fuel or food), they began to do some very thoughtful planning. They took an old conventional submarine, sealed it up, immersed it, and berthed it at the end of a dock in New London, Connecticut. Then they set up some pretend games that a nuclear submarine would have to play.

A crew of a few dozen seasoned submariners were sent down, with a good supply of food and other standard supplies. Then after a few weeks, they asked the sailors, “What food would you like to have?” The sailors sent up a list that included such things as, “coffee ice-cream, carrots, and cottage cheese.” Within a week, the supply crew sent down coffee ice-cream and carrots. The next week, the Navy planners sent down a questionnaire again: What would you like to eat? The questionnaires were filled in: fried chicken, Swiss steak, and cottage cheese. Shortly, the Navy fulfilled the sailors’ requests for fried chicken and Swiss steak—but for some odd reason the Navy could not supply cottage cheese. Week after week, the brilliant planners asked, “What is missing in your diet?” And every week the sailors renewed their requests. And on every list, the men kept asking for cottage cheese—because when they were making up their new list, they took the previous lists and asked for anything they had not yet received.

After many months, an enterprising young newspaper reporter decided there must be some kind of a story, something around this area of planning for the much-heralded nuclear submarines that he could make a story out of. He requested, and obtained, a large amount of random (but declassified) information.

Included in the information was the “request list” for various kinds of food. The reporter was bright enough to do a scientific analysis of the lists the sailors sent up from their test space. And what was the result of this scientific analysis? The sailors kept asking for cottage cheese. Every week, the sailors renewed their request for more cottage cheese. More and more, the requests rang out, “More cottage cheese!”

My, but a sailor on a nuclear submarine will soon develop a craving for COTTAGE CHEESE!!! So the reporter filed his story, and soon the world learned that, if you go down on a long cruise in a nuclear submarine, the isotopes and the synchrotrons and the nuclear physics will lead you to crave COTTAGE CHEESE. It’s a well-documented fact.

Of course, the mere fact that the sailors simply asked for everything they had previously asked for (but had never gotten any delivery of) was not a fact available to the bright young reporter. The fact that cottage cheese was one of the few foods that the Navy discovered you could not store in a freezer was not obvious to him, and it took a long time before the hoax of the “craving for cottage cheese” was discovered.

A while back, my boss called a meeting about our new Capital Plan. We should bring a list of Important New Equipment that we will need to fulfill our projects. Now, you probably suspect (correctly) that I am a klutz when it comes to neatly documented plans and paperwork.

So when my boss asked me for a list of equipment we ought to buy, he was astonished when I handed him a neatly typed list of equipment, part numbers, quantity discounts, delivery dates, etc. I mean, the paperwork looked almost neat and coordinated, and my boss was struck by the amazing, unprecedented degree of precision and professionalism. He asked, “Bob, why is this list so neat?”

I replied, “It’s the same as last year’s list. It’s all the equipment that we needed to buy last year—the equipment that got disapproved at the last minute....” He replied “Oh.”

I explained that I only needed this equipment last year, so me and my guys could do our work more efficiently. If I couldn’t get it last year, well, it would still be helpful this year, or next year.

I pointed out something I had read, that linear circuit engineers are the most persistent guys in the world. If they can’t get the fanciest new computer, or the fanciest software, or a good modern scope or DVM, or the highest resolution fab equipment, well, they can make do with what they have got. It may be a little inefficient, but they get things done, one way or another. This year, though, I got my Capital Equipment.

There are a lot of times people ask for things and they don’t get them. What do they do next? Sometimes they wait and see. Sometimes they scheme and plot on how to get it anyhow. Other people holler and scream and raise a ruckus, because to acquiesce to a re-
Good Sines & Bad Signs

Looking for a low-noise, fast-switching signal source?

**Good Sines**

Whether it’s automatic test equipment, satellite uplinks, EW communications or imaging systems, **Programmed Test Sources** has a frequency synthesizer to fit your needs. GE MRI units, Teradyne Testers, Varian Spectrometers...all use PTS synthesizers.

**Bad Signs**

And while other manufacturers have big dollar signs, PTS synthesizers start as low as $3000.

PTS manufactures a complete line of precision synthesizers covering the 100 KHz to 500 MHz frequency range with switching times as fast as 1 µsecond for our direct digital models. And plenty of other options as well, like resolution down to 1 hertz (millihertz available as special order), GPIB and digital phase rotation.

Just as importantly, along with every PTS synthesizer comes our “absolutely everything covered” 2-year warranty. At the end of two years comes our flat $350 service charge for any repair up to the year 2000! PTS has a commitment to quality you won’t find anywhere else.

Find out how PTS synthesizers used the world over can help you in your application today. Call for our complete catalog, or to talk to an applications engineer.

Call (508) 486-3008  Fax (508) 486-4495

**PTS**

PROGRAMMED TEST SOURCES, Inc.
9 Beaver Brook Road, P.O. Box 517, Littleton, MA 01460

---

Fusac might be interpreted to mean that you really didn’t need it very much after all.

One time I needed some power supplies, and even though these little supplies were not a capital item, I could not get authorization to release the funds in this half of the fiscal year. I got in a demo of this power supply, and it was a really nice machine, well designed and really well built.

Just then I got a call from the distributor. The distributor was going out of business (even though the manufacturer was not), and I could get as many as I wanted of these power supplies, at 40% off, if I ordered right away, before the distributor shut down. I knew I could not get authorization to buy these for many weeks.

What to do? After some soul-searching, I gave the guy my credit-card number and told him to send four to my house. They arrived soon, and I brought them in to the lab, where they have been very popular ever since.

Half a year later, I asked my boss to approve a check to pay for all of those nice power supplies that we had been using for several months, since the second half of the fiscal year had come around with a little more funds than the first half. He listened to my whole story. He was delighted that we had gotten such a good deal on the supplies, but then he chewed me out severely because it was going to be very complicated to get a check approved for that long tangled chain of finance. So I promised I would never do that again. And I did eventually get a check for the $1400 I had spent. Well, I’ll never do that again. I may do something else, but I’ll never do that again.

It’s the same way at my house. If there is something that somebody has requested but has not been able to get, well, that’s “Cottage Cheese.” At least until we find a way to get what we need.

All for now. Comments invited! / RAP / Robert A. Pease / Engineer

**ADDRESS:**
Mail Stop C2500A
National Semiconductor
P.O. Box 58090
Santa Clara, CA 95052-8090
We put SoftBench on Sun. So you can put your CASE on autopilot.

SoftBench automates all those tedious, repetitive tasks in the software development process. This gives your developers more time to think and speeds up the project life cycle, while reducing errors and rework. And now it runs on Sun SPARCstations, as well as HP and Apollo workstations.

A tool integration platform, with its own set of tools, SoftBench provides distributed computing services, tool communication, and a common user interface that's easy to learn and use. Add Encapsulator, and you can integrate your favorite CASE tools. Now and in the future. Without even having to change source code.

SoftBench will make your software development process far more efficient, cost-effective and accurate than ever before. It will protect your present and future hardware and software investments, too.

Call 1-800-637-7740, Ext. 2196 for complete product information. And get the best CASE environment under the Sun.

© 1991 Hewlett-Packard Company CSE001
PRODUCT INNOVATION

Dual Switched Device Has Two Identical And Independent Integrators. Each Op-Amp Integrator Converts Minute Currents To Voltages Over A Wide Dynamic Range.

Integrator IC Converts Picoamperes To Volts

Measuring small currents accurately, at any time, is a tricky business. This is especially the case if it must be done on-line outside of a laboratory, and the currents continuously range from picoamperes to microamperes. The conventional approach is to use a transimpedance amplifier (an op amp connected as a current-to-voltage converter). Such a circuit can be noisy. Moreover, it requires a large, precision, feedback resistor on the order of $10^9$ or $10^{10}$ Ω, an expensive component that's not readily available.

To remedy the situation, Burr-Brown developed the ACF2101, an IC it calls a switched integrator (the chip actually holds two identical integrators). It might be considered a form of sample-and-hold amplifier. Basically, the current source is connected to the summing point of a very low bias-current op amp operating as an integrator. The chip's 100-pF oxide capacitor integrates the input current (see the figure). The output voltage is a function of the current, the capacitance, and the integration time, as defined by:

$$V_{out} = -\frac{1}{C_{INT}} \int I_{IN} \, dt$$

The IC was developed for the front ends of CAT scanners that contain 500 to 1000 X-ray detectors. The output of each detector is a photodiode—a current source. The variable density of the material penetrated by the X-rays can result in currents representing a million-to-one dynamic range, creating a huge challenge for instruments making accurate current measurements. For example, the instrument must resolve currents of 10 pA out of a full-scale current of 10 µA. These currents must be converted into voltages that are multiplexed and fed to one or more, high-speed, high-resolution analog-to-digital converters (ADCs).

Most applications for switched integrators are in process control and medical instrumentation. In both applications, they aid in the high-speed, on-line, and accurate chemical analysis of liquid and gas fluids. A leading analysis technique consists of shining a beam of light through a fluid and measuring the change in light intensity and/or color. Photodiodes (current sources) handle the light sensing in these instruments and systems. Flue gas is analyzed in this manner and, of course, photometers and spectrophotometers are a natural for photodiode sensors.

In most single-measurement instruments, a reference channel is also employed. For example, a second light beam is passed through a reference fluid. The difference between the intensity of the reference beam (as sensed by a photodiode) and the measurement beam represents the desired information. Thus, even in a single-
EACH HALF OF THE AFC2101 dual switched integrator converts currents, from a few picoamperes to tens of microamperes, to a voltage. This is done by integrating the current on the chip's 100 pF oxide capacitor. Logic inputs (not shown) control the on-chip hold, reset, and select analog switches.

Because both integrators are on the same chip, most drift due to time and temperature will occur in both and appear as common-mode signals. They won't be seen in the difference. Other applications include electrometers, nuclear-particle detectors, and analog computers.

Most sample-and-hold amplifiers operate in just the hold and sample modes. The ACF2101 switched integrator operates in three modes: integrate, hold, and reset. During the integrate mode, the hold switch is closed, the reset switch is open, and the circuit is integrating a positive current source so that the op amp's output goes negative. When enough time passes for the largest expected current to create an output of -10 V full scale, the circuit is put in the hold mode by opening the hold switch, and the op amp's output remains constant.

At this time, if the ACF2101 is connected to an ADC through the "select" switch or from the direct output, the ADC can be given a convert command (see the figure, part a). If multiple ACF2101s are in use, as in a CAT scanner, the select switch has been open. Then, acting as a multiplexer, it's closed, connecting the output to a common bus running to an ADC. Once the select switch closes, analog-to-digital conversion can start. When conversion is completed, the control circuits open the select switch and close the reset switch.
CURRENT-MEASURING DUAL SWITCHED INTEGRATOR

switch, discharging the capacitor and preparing the circuit for another integrate cycle. To instigate integration, the hold switch is closed and the reset switch is opened.

Alternatively, a sampling circuit using a JFET-input op amp, such as the OPA2107, can be connected between the switched integrator and an ADC (see the figure, again). When the sampling circuit is added, the op amp in the AFC2101 charges the 10-nF sampling capacitor through the select switch. After the select switch is opened, the OPA2107 holds the charge on the capacitor during conversion. Once the hold capacitor is charged, the AFC2101 can immediately be reset, and another integration cycle can be carried out while the ADC is converting the sampling circuit’s output. Maximum throughput rate is achieved using a slower ADC. This technique can be used in single-channel applications, in multichannel systems with an ADC per channel, or with a multiplexer at the output of the sampling circuit.

Maximum full-scale current is 100 µA. Higher currents can also be measured by adding external capacitance in parallel with the on-chip capacitor. As noted earlier, dynamic range with a fixed integration time is 120 dB. Changing the integration times raises it to about 180 dB. Maximum op-amp bias current at 25°C is 1 pA, but it typically runs 1/10 that. However, like all FET op amps, it doubles for every 10°C increase in temperature. Nonlinearity error runs a maximum of ±0.01% of full scale.

Between 0.1 and 10 Hz, total noise at the output, in any mode, typically runs 2 µV rms. In the hold and reset modes, wide-band noise (between 0.1 Hz and 250 kHz) typically runs 10 µV rms. In the same band, noise during integration is expressed by the following equation:

\[
\text{noise} = 10(1 + C_{IN}/C_{INT}) \mu V \text{ rms}
\]

where \(C_{IN}\) is the capacitance of the sensor connected to the AFC2101’s input, and \(C_{INT}\) is the integrating capacitor’s capacitance. The ratio of the two capacitances represents the ac noise gain of the circuit, which is applied to the broadband, input-voltage noise of the op amp.

The AFC2101 isn’t made to break speed records. It takes time to integrate small currents. Overall, the 10-µs reset time—the time needed to discharge the integrating capacitor to within 0.01% of full-scale range—limits throughput rate. The switches typically switch in 200 ns and slew rate is a minimum of 1 V/µs during integration.

ONE-WAY OPERATION

To get the performance levels desired, Rod Burt, the chip’s designer, had to compromise and settle for an integrator with unipolar operation. As a result, the switched integrator can only handle positive currents. Though at first it may seem to limit applications, it doesn’t. A photodiode can usually be connected in either direction. And if the photosensitive mode is used, the photodiode can be biased with a voltage of the required polarity.

By limiting the chip’s three JFET switches to standing off unipolar (rather than bipolar) voltages, Burt achieved off resistances of an incredible 1000 GΩ—that’s 10^12 Ω. On-resistance is typically 1500 Ω.

Switch performance is also a function of Burr-Brown’s proprietary DIFET process. It’s a modified standard bipolar (non-complementary) process using dielectrically isolated (DI) wafers. It features JFETs with very low gate leakage currents (sub-picoamperes) and very low noise. The JFETs are built in the wafer’s oxide tubes along with vertical nnp and lateral pnp transistors. The tubes virtually eliminate leakage to the substrate.

Passive devices from the process include thin-film resistors and oxide capacitors. Burr-Brown’s designers took advantage of these capacitors because they sport the low dielectric absorption mandatory to store charge accurately. Without that characteristic, off-chip capacitors would be needed.

Burr-Brown developed the process for its low-noise, low-bias-current FET op amps now used as transimpedance amplifiers in CAT-scan scanner front ends. The op amp in the switched integrator is similar to those op amps. Special versions of the DIFETs are used for the switches in the AFC2101.

Rod Burt has also carefully controlled charge injection, the bane of most sampling amplifiers, to just one picocoulomb (pC) through careful layout and circuit design. Because the switches contribute equal and opposite charge for positive and negative transitions respectively, the total error due to charge transfer is determined by the switching sequence. For each switch, a logic transition results in a specific charge and an associated offset voltage. An opposite-going logic transition results in a charge (and offset voltage) of opposite polarity. Consequently, if the hold switch is turned on and off during one integration cycle, the charge transfer at the end of the sequence—and the offset voltage—is essentially zero.

The AFC2101 can operate from ±15-V power-supply rails. However, because the output never has to go positive, it meets all of its specifications running off +5- and -15-V power supplies, dropping power dissipation in half. Cutting power dissipation lowers the die’s temperature and thus the op amp’s bias current. Maximum quiescent current (in either case) is 15 mA from the plus power-supply rail and 4 mA from the minus power-supply rail. Maximum output current is 5 mA.

PRICE AND AVAILABILITY

The AFC2101 comes in 24-pin plastic DIPs and wide-body SOICs. Both meet their specifications from -40 to +85°C and operate to 125°C. In quantities of 1000, they run $16 each. Small quantities are available from stock. A low-cost evaluation board with timing and sampling-output circuits is available.

Burr-Brown Corp., P.O. Box 11400, Tucson, AZ 85734; John Conlon, 1-(800) 548-3432, or day and night via an electronic bulletin board at (602) 741-3978 (CIRCUIT 514).

HOW VALUABLE?

HIGHLY 541
MODERATELY 542
SLIGHTLY 543
LOW-VOLTAGE, MICROPIONER
OP AMPS COME OF AGE

THREE OP AMPS
RUN OFF 2- TO
2.5-V RAILS—
THEIR CURRENT
DRAINS RANGE
FROM 1.2 µA
TO 700 µA;
SLEW RATES
RANGE FROM 3
TO 500 V/MS.

FRANK GOODENOUGH

When most major product innovations come on the scene, they’re almost always described as bigger, faster, and more powerful. How about a new direction? Here are three op amps that offer less speed, lower power, and the ability to operate from lower-voltage supply rails. The CMOS MAX406 from Maxim Integrated Products Inc. has a maximum quiescent current of just 1.2 µA. Advanced Linear Devices (ALD) Inc. offers the CMOS quad ALD4706 that needs just 50 µA per op amp. And from Signetics Corp. comes the NE5234, a bipolar quad that can slew at 0.5 V/µs, while needing a huge 700 µA of quiescent current per op amp. All three op amps work with potentials of less than 2 V between their plus and minus power-supply pins, making them ideal for use in a variety of low-power applications.

The demand for battery-powered electronic equipment for industrial, medical, laboratory, telecommunications, and consumer applications is exploding. At the same time, high-performance digital circuits are moving to the long-talked-about 3.3-V CMOS and 2-V ECL power-supply rails. Today, battery-powered applications are crying for micropower linear devices that work off power-supply rails below 3 V. High-performance mixed-signal systems will soon be looking for them too.

Each of the three op amps is unique and fills its own application niche. In each case, its designer made trade-offs in performance to achieve the right operating current and voltage specifications (see the table). In addition, each op amp has its own unique features that can’t be compared by numbers alone. For example, the Maxim MAX406 op amp won’t oscillate, regardless of load capacitance. The ALD4706 op amp from ALD is a standard cell in an ASIC library. And the output signal from the Signetics NE5234 op amp doesn’t invert when the common-mode voltage (CMV) exceeds the power-supply rail.

Besides low-voltage operation, the three op amps have three other areas of commonality—all particularly valuable when powered by a low voltage. These are an input CMV range that can include the power-supply rails (or in the case of the NE5234 op amp exceed it); an output-voltage swing that can come very close to the power-supply rails at rated output current; and operation from a single power-supply line. A look at all three op amps also illustrates the dependence of speed, bandwidth, and output drive on quiescent current. By comparing the bandwidth ratios and the quiescent-current ratios of any pair of the three op amps, you’ll find them amazingly similar.

TO BE OR NOT TO BE

No other true op amp approaches the MAX406 op-amp’s minimum quiescent current of a mere 1.2 µA. Many op amps have bias currents greater than that. And with an open-loop gain of over 100 dB, it’s a true op amp. Otherwise, it’s strictly a dc device.

According to Maxim’s Greg Schaffer, the IC’s designer, the MAX406 op-amp’s bandwidth is only 4 kHz. If more bandwidth is required and the op amp can operate at a noise gain of two or greater, pulling the MAX406’s band-
width pin high disconnects the compensation function, which pushes the device's gain-bandwidth product to 20 kHz. That's small signal bandwidth. Full-power bandwidth, however, which is based on slew rate, calculates out to about 250 Hz.

The op amp's gain is specified with a 1-MΩ load, but 1-MΩ loads are few and far between (see the table, again). However, the op amp's output is a transconductance (Gm) stage (patent applied for), which drives current into the load. Gain is thus directly proportional to the load; while driving 10 kHz, the op amp still has 60 dB left. Of course, if you use the MAX406 op amp to save battery power, a 1-V output across even a 100-kΩ load takes 10 times the op amp's current, so power savings from the low quiescent current are negligible. Some applications have high-resistance loads as the norm, such as the input to a CMOS ADC or a power MOSFET. Particularly important are applications that also take advantage of the op amp's very low bias current, typically less than 100 fA, and its ability to drive highly capacitive loads without oscillating.

The MAX406 op amp lends itself well for application in low-cost, portable pH meters. A pH-meter's probe looks like a 10¹² Ω 1400-mV voltage source. The probe wants to see a very high resistance. In typical applications, however, it often must drive a 3-1/2-digit integrating-type ADC load at the end of several feet of low-loss Teflon cable costing several dollars a foot. A MAX406 op amp connected as a follower circuit can be inserted in the probe with one 3-V lithium battery used for power, and the Teflon cable can be replaced with less-expensive coaxial cable.

The op amp can also be operated as a comparator circuit with its output normally at zero. When the output signal goes high, the op amp can source 100 µA of current to turn on a logic-level power FET and switch tens of amperes of current while running from a 5-V power-supply rail. At just 500 µV, the MAX406 op amp also offers the lowest offset voltage of the three op amps at a temperature of 25°C and over temperature, and provides a pair of offset-nulling terminals as well. The other two op amps—the ALD4706 and the Signetics NE5234, being quads in the standard pinout, will require external circuits for offset adjustment. The two CMOS op amps (not usually famous for precision unless chopper stabilized) come in ahead of the bipolar device on offset-voltage and offset-drift specifications.

The ALD4706 op amp represents a good compromise between bandwidth (200 kHz) and quiescent current (50 µA per amplifier), while still offering the low bias current of a CMOS device. It too makes a good electrometer or transimpedance amplifier. In addition, unlike the MAX406 op amp, it provides typical specifications with ±1-V power-supply rails for open-loop gain, bandwidth, and slew rate. While open-loop gain drops in half with a 2-V supply voltage, slew rate and bandwidth remain unchanged.

Because the ALD4706 op amp can handle 12 V between its power-supply pins (the highest of the trio), and the output can source 200 µA while swinging to within 250 mV of both power-supply rails, it can put ±5 V across 25 kΩ. Running from a single 12-V power-supply rail, it can put 10 V across 50 kΩ. Alternatively, it can put ±2 V across 10 kΩ.

The device employs several non-conventional architectural twists, each of which provides operational features. The input stage uses both p- and n-channel FETs, essentially in parallel. As a result, the CMV can include both power-supply rails. It uses a three-stage amplifier to get the high gain. But its internal compensation circuit still provides a clean, single-pole roll-off with 70° of phase margin, and it can drive a 50-pF load without oscillation. It should make a good active filter except that noise isn't specified. The op amp is also a cell in ALD's analog CMOS standard-cell library, which includes other various op amps as well as comparators, timers, and other circuits—any or all of which can be put on an ASIC.

If cost is an issue, and/or you truly need speed or bandwidth at minimum power and noise, the NE5234 is the way to go. Not only does it have 2-MHz small-signal bandwidth, but its 0.5-V/µs slew rate translates into a full-power bandwidth of 35 kHz. A typical, total harmonic distortion of

---

**MICROPOWER OP-AMP COMPARISON TABLE**

<table>
<thead>
<tr>
<th>Specification</th>
<th>MAX406A</th>
<th>ALD4706A</th>
<th>NE5234</th>
</tr>
</thead>
<tbody>
<tr>
<td>Op amps/chip</td>
<td>1</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>Quiescent current per op amp (µA)</td>
<td>1.2</td>
<td>50</td>
<td>700</td>
</tr>
<tr>
<td>Operating-voltage range (V)</td>
<td>2-10</td>
<td>2-12</td>
<td>2-5.5</td>
</tr>
<tr>
<td>Open-loop gain (dB)</td>
<td>106</td>
<td>80</td>
<td>90</td>
</tr>
<tr>
<td>(load) (1 MΩ)</td>
<td>(100 kHz)</td>
<td>(1 kHz)</td>
<td></td>
</tr>
<tr>
<td>Gain-bandwidth product (kHz)</td>
<td>4 (compensated)</td>
<td>200</td>
<td>2000</td>
</tr>
<tr>
<td>Gain = +1</td>
<td>20 (uncompensated)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slew rate (V/µs)</td>
<td>0.003 (compensated)</td>
<td>0.170</td>
<td>0.500</td>
</tr>
<tr>
<td>Gain = +1</td>
<td>0.012 (uncompensated)</td>
<td>na</td>
<td>na</td>
</tr>
<tr>
<td>Bias current (µA)</td>
<td>10 ( &lt; 0.11)</td>
<td>20 (0.11)</td>
<td>70,000</td>
</tr>
<tr>
<td>Offset voltage (mV)</td>
<td>0.5</td>
<td>2</td>
<td>4 (0.21)</td>
</tr>
<tr>
<td>Offset voltage over temperature (mV)</td>
<td>0.95</td>
<td>2.8</td>
<td>5</td>
</tr>
<tr>
<td>Output-voltage swing (V)</td>
<td>±2.45</td>
<td>2.25</td>
<td>±2.25</td>
</tr>
<tr>
<td>(load) 1000 Ω</td>
<td>(100 Ω)</td>
<td>(100 Ω)</td>
<td>(600 Ω)</td>
</tr>
<tr>
<td>Input common-mode voltage range (V)</td>
<td>-2.5 to +1.4</td>
<td>-2.5 to +2.5</td>
<td>-2.75 to +2.75</td>
</tr>
<tr>
<td>Packages</td>
<td>8-pin DIP</td>
<td>14-pin DIP</td>
<td>14-pin DIP</td>
</tr>
<tr>
<td></td>
<td>8-pin SOIC</td>
<td>24-pin SOIC</td>
<td>14-pin SOIC</td>
</tr>
<tr>
<td>Price in 1000s</td>
<td>$4.25</td>
<td>$4.55</td>
<td>$1.45</td>
</tr>
<tr>
<td>Process</td>
<td>Silicon-gate CMOS</td>
<td>Silicon-gate CMOS</td>
<td>Oxide-isolated bipolar</td>
</tr>
</tbody>
</table>

(All specifications are maximums or minimums unless noted as ± for typical. Specifications are for premium-grade commercial units operating at ±2.5 V and 25°C. na = not applicable.)
Get the best of both worlds.

When specifying logic, you’re often faced with a high-performance compromise. On the one hand you want high speed, while on the other hand you want low power. In a best-case scenario, you’ve got both.

Specify our new FASTr™ and BCT logic and that’s what you’ll get. Without the compromise. Now you can realize the full potential of a bipolar/BiCMOS combination that delivers high speed and low power to almost endless array of bus interface applications.

FASTr is the world’s fastest TTL logic.

If raw speed is your primary concern, take advantage of FASTr, which checks in at 3.9 ns max. Also take advantage of its 64 mA drive and low-noise, bipolar circuitry.

BCT balances speed and power.

Combining bipolar and CMOS, BCT provides the ideal process mix that’s a perfect match for low-power applications requiring high speed. Which means 10 mA ICCZ and 5.5 ns.

System specs.

Guaranteed AC specs and enhanced reliability enable you to maximize your system’s potential. And further illustrate why FASTr and BCT are the logic of choice—hands down.

EXTENDED AC ELECTRICAL CHARACTERISTICS

<table>
<thead>
<tr>
<th>Device</th>
<th>Symbol</th>
<th>( T_a, V_{CC} = \text{Comm} )</th>
<th>( C_i = 50 \text{pF} )</th>
<th>( C_t = 250 \text{pF} )</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1 output</td>
<td>8 outputs</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>switching</td>
<td>switching</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Min</td>
<td>Max</td>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>74FR244</td>
<td>trH</td>
<td>1.0</td>
<td>3.9</td>
<td>1.0</td>
</tr>
<tr>
<td></td>
<td>trH</td>
<td>1.0</td>
<td>3.9</td>
<td>1.0</td>
</tr>
<tr>
<td>74CBT240</td>
<td>trH</td>
<td>0.5</td>
<td>5.6</td>
<td>3.0</td>
</tr>
<tr>
<td></td>
<td>trL</td>
<td>0.4</td>
<td>4.0</td>
<td>1.5</td>
</tr>
</tbody>
</table>

GUARANTEED AC SPECS

- 250 pF prop delays
- Multiple output switching
- Pin-to-pin delay skew

ENHANCED RELIABILITY

- Non-destructive hot insertion
- 4,000 V ESD protection
- Latch-up protection
- <1 V bounce

Get your hands on some samples.

Write or call us today.

1-800-NAT-SEMI, Ext. 129.

And start drawing your own conclusions.
**MICROPOWER OP AMP TRIO**

0.1% is specified for a 1-V pk-pk, 10-kHz sine wave driving 10 kΩ. Thus, it handles audio signals nicely and could drive a small speaker. In fact, its output can source and sink at least 10 mA. All basic specifications hold for supply voltages from 2 to 5 V. Typical settling time to 1% is specified as 1.4 μs. Input voltage noise at 1 kHz typically runs 25 nV/√Hz, about 1/6 that of the MAX406.

While the NE5234's bias current may be excessive at 70 nA and 25°C relative to that of FETs, at 85°C it's still only 100 nA. If bias-current compensation circuitry is used, the increased error over temperature is very small. At a temperature of 85°C, bias current for the MAX406 op amp increases by a factor of 64 to 640 pA. At a temperature of 125°C, bias current is about 10 nA, a 1000-fold increase.

The NE5234's input circuit is similar to that of the ALD4706, except that pnp and npn bipolar-junction transistors replace the MOSFETs. The CMV can enclose the supply rails, and can also exceed both by 250 mV. In addition, unlike the 324 and many other IC op amps, the polarity phase of the NE5234's output does not reverse/invert when the CMV exceeds the supply rails.

**PRICE AND AVAILABILITY**

The MAX406 comes in two performance grades, each available for the commercial, extended-industrial, and military temperature ranges. The ALD4706 comes in three performance grades, each available for commercial and military-temperature ranges. The NE5234 comes in one performance grade that's available for commercial and extended-industrial temperature ranges. All are available from stock. See the table for 1000-piece pricing of premium-grade, commercial-temperature-range models in plastic DIPs.

---

<table>
<thead>
<tr>
<th>How Valuable?</th>
<th>Circle</th>
</tr>
</thead>
<tbody>
<tr>
<td>Highly</td>
<td>544</td>
</tr>
<tr>
<td>Moderately</td>
<td>545</td>
</tr>
<tr>
<td>Slightly</td>
<td>546</td>
</tr>
</tbody>
</table>
NEW PRODUCTS
DIGITAL DESIGN

MICROCONTROLLERS DELIVER HIGH-END FEATURES WITH 8-BIT PRICES 

DAVE BURSKY

With over half-a-dozen models in its latest release of microcontrollers—the H8/300 family—Hitachi has unveiled processors that can handle most real-time control needs. The H8/300 series includes several general-purpose and a few application-targeted controllers. For general-purpose needs, the H8/330 can tackle high-end applications, while the H8/320 series aims at slightly less-demanding applications.

Four members in the 320 series—the 322, 323, 324, and 325—differ only in the amount of on-chip nonvolatile memory (8, 16, 24, and 32 kbytes, respectively, of ROM or EPROM). For servo-control applications, the H8/350 packs resources for head-positioning control in disk drives, and other applications requiring precision measurement and control. The H8/310, with 8 kbytes of electrically erasable memory, takes aim at smart-card applications.

All processors in the H8/300 family are based on an 8/16-bit core with a configurable register file that can be set as 16 8-bit words. All registers can also be treated as accumulators, making it easier for the core to execute compiled C code. There are 54 basic instructions in the core, and with a 10-MHz clock signal, the instructions take either 200 or 400 ns to execute.

The high-end 330 comes with 16 kbytes of one-time programmable EPROM, 512 bytes of RAM, 15 bytes of dual-port RAM, an on-chip 8-channel ADC with a sample-and-hold amplifier, and a RISC-like 8-bit CPU core that handles 8- and 16-bit operations. The chip also has abundant I/O resources—five timers, a full-duplex serial interface, and nine I/O ports (57 I/O lines plus 9 that are input only).

A masked-ROM version of the HD647306CP6, the HD643306CP6 microcontroller, is also available for high-volume requirements. Removing the ADC, some I/O lines, and adding a second serial port and a choice of 20 interrupt sources turns the 330 series of microcontrollers into the 320 series. The 320 series of microcontrollers can find a variety of homes in real-time control, office automation, and mobile-communications hardware.

For servo applications, the H8/350 adds more memory, more ADCs and DACs, and a waveform generator to control general-purpose I/O pins. As much as 32 kbytes of program or data can be stored in the on-chip UV EPROM.

Additional resources include 512 bytes of RAM, nine timers, a timer network, a pulse-width modulated DAC, a two-channel serial communication interface, a 16-channel ADC, and a large number of I/O lines (16 output only, 16 input only, and 50 bi-directional lines).

The timer network, when employed with the nine timers, allows software-programmable configurations, eliminating the need for external hardwiring typically employed for the timers. A masked-ROM version of the H8/300 microcontroller is also available.

With the largest on-chip EEPROM of any commercial microcontroller, the H8/310 should hold much interest to designers working in security-sensitive applications, from data security to inventory control and management. A Write/Erase Inhibit function prevents accidental EEPROM erasures. The processor also includes 10 kbytes of ROM, 256 bytes of RAM, and a 1-bit I/O pad. The 1-bit I/O line allows fast data transmission and can be a key element for contactless communications. Because the chip is aimed at smart-card applications, it will initially be offered as a bare chip.

Prices for the chips range from less than $10 each in large quantities for the H8/310 and less than $9 each for the 8-kbyte ROM-based H8/322, and increase to less than $15 each for the H8/350 and some of the larger ROM versions of the 320 series. One-time programmable versions of the 330 sell for $17.45 each in 100-unit lots, while the OTP version of the H8/350 will sell for $25 each in similar quantities. The 320-series microcontrollers come in 64-lead plastic shrink DIPs and plastic quad-sided flat packages. The 350 comes in 80-lead QFPs, or 84-lead PLCCs and LCCs. The H8/330 sells for $17.45 each in 100-unit lots, and is available in an 80-lead QFP, an 84-contact leaded chip carrier, and an 84-lead PLCC. Delivery of samples for most of the controllers is from stock.

Hitachi America Ltd., Semiconductor and IC Div., 2000 Sierra Point Pkwy., Brisbane, CA 94005-1819; John Hull, (415) 589-8200
FLASH-MEMORY DEVICES OPERATE AT 90 NS

Offering access times of 90 ns, the Am28F512 and Am28F256 flash-memory devices from Advanced Micro Devices hold 512 and 256 kbits of data, respectively. The devices' die sizes were reduced substantially using the company's 1.0-μm CMOS process. They're housed in 32-pin DIPs and PLCCs that allow users to easily upgrade to higher densities. The chips support the de facto AMD/Intel standard for 12-V flash memories. The 512-kbit part is organized as 64 kbits by 8 bits, while the 256-kbit part is organized as 32 kbits by 8 bits.

AMD also offers a 90-ns, 2-Mbit flash device with automatic program and erase capabilities. The Am28F020 supports the company's embedded-erase and -program algorithms. The automatic erase function preprograms, erases, and verifies the device. The part then indicates to the system when it's ready for reprogramming. The automatic-program function indicates to the system on a byte-by-byte basis when the device is ready for the next byte of data.

The Am28F020 is backward-compatible with existing manual algorithms for 256-kbit, 512-kbit, and 1-Mbit flash memories. Hence, the 2-Mbit part can lower the chip count in existing 12-V flash designs. It's organized as 256 kbits by 8 bits.

All three parts are available now. The Am28F256 starts at $8.85, the Am28F512 at $10.80, and the Am28F020 at $44, all in 100s.

Advanced Micro Devices Inc., 901 Thompson Pl., P.O. Box 3453, Sunnyvale, CA 94088; (408) 732-2400

RICHARD NASS

NEW PRODUCTS
DIGITAL ICS

WIDE-WORD EPROM TARGETS LAPTOP BIOS

The AT82C16 512-kbit UV EPROM is one of the first sub-megabit EPROMs with a 16-bit-wide data output. By offering a 150-ns device with a 32-kword-by-16-bit configuration, Atmel is trying to replace the dual BIOS EPROMs typically used in most 16-bit 80286- and 80386SX-based PCs with one chip (or with two chips, the multiple EPROMs typically used in 32-bit systems). The chip, running at 5 MHz, consumes 30 mA maximum when powered by 5 V. On standby, it draws just 0.1 mA maximum. Programmable at 0.1 ms/word, the entire chip need only sit in the programmer for less than 4 seconds to be completely configured. Commercial- and industrial-temperature-range versions of the one-time programmable chip will be offered. Options include a 40-lead plastic DIP or a 44-contact plastic leaded chip carrier. In lots of 10,000, the commercial-grade PLCC version sells for $4 apiece. Delivery is from stock.

Atmel Corp., 2125 O’Neil Dr., San Jose, CA 95131; Steve Sharp, (408) 441-0011.

THERMODYNE INTERNATIONAL LTD

20850 S. Alameda Street, Long Beach, CA 90810
(213) 603-1976 FAX (213) 603-1929

CIRCLE 107

140 ELECTRONIC DESIGN
JUNE 13, 1991
**FREQUENCY SYNTHESIZER DELIVERS 50 TO 600 MHz**

With a simple 10-to-20-MHz input crystal, the PCK 604 frequency synthesizer delivers a 50- to 600-MHz output frequency, phase-locked to the input crystal. The chip solves tough clock-distribution issues in systems that require very-high-frequency timing signals. The on-chip phase-locked loop keeps noise jitter under 5% of the output frequency, or 0.25 ns worst case, whichever is greater. The company expects the specification in the near future.

Two input-control signals determine one of four preset frequencies between 40 and 600 MHz. Only a few external components are needed for operation—a crystal, a resistor, and a capacitor. The first release of the PCK 604 will offer the option of a crystal, a resistor, and a capacitor.

The chip solves tough clock-distribution issues in systems that require very-high-frequency timing signals. The on-chip phase-locked loop keeps noise jitter under 5% of the output frequency, or 0.25 ns worst case, whichever is greater. The company expects jitter to be much lower and plans to tighten the specification in the near future.
VAX VMS USERS CAN NOW REVERSE-ENGINEER

The reverse-engineering capabilities of Cadre’s Teamwork/C Rev tool now extend beyond the C-language environment. VAX VMS users working with Fortran, Pascal, Basic, PL/I, Macro, and Bliss can now take advantage of the CASE tool. Teamwork/C Rev simplifies software maintenance, improves product quality, and simplifies the transition to the CASE tools. Using the tool, users can browse through source code in languages supported by the VAX source-code analyzer (SCA) by selecting modules from the structure charts. VAX SCA is one of six tools in Digital’s VAXset. The SCA libraries contain included structural information about programs. Teamwork/C Rev extracts this information and produces structure charts in Teamwork’s project environment. The new tool is fully integrated with Cadre’s entire family of Teamwork products. Teamwork’s open architecture enables users to work with the editor of their choice. Teamwork/C Rev for VAX VMS costs $7500 for the Teamwork/C Rev processor and $1000 per seat for the browsing capability. It is supported on VAX VMS systems running versions 5.2 and 5.3, while its SCA interface is supported with VAX SCA versions 3.1 and later.

Cadre Technologies Inc., 222 Richmond St., Providence, RI 02903; (401) 331-5856. CIRCLE 310

NEW PRODUCTS
SOFTWARE

IEEE-488

Control any
IEEE-488 (HP-IB, GP-IB)
device with our cards, cables,
and software for the PC/AT/386,
EISA, MicroChannel, and NuBus.

SOFTWARE DISPLAYS
CUSTOM GRAPHICS

Unix users can develop and customize
graphical displays without complex
coding by employing Sammi, a graphi-
cal user environment (GUE). Sammi
presents, organizes, manipulates, and
interprets information interactively from
multiple applications and databases, across many hardware and soft-
ware platforms. The Sammi system
consists of three components, a run-
time environment, a format editor, and
an application-programming interface.
The run-time environment, which re-
sides in the operating environment,
handles the display, data communications,
and end-user commands. Initial
development copies, which are avail-
able now, range from $12,500 to
$25,000, depending on configuration.
Kinesis, 10433 Richmond Ave., Suite
1100, Houston, TX 77042; (713) 953-
8300. CIRCLE 307

TWO SOFTWARE TOOLS
CREATE DSP CODE

Two new options for digital-signal-pro-
cessing (DSP) code generation have been added to the Comdisco Signal Process-
ing WorkSystem. First, the DSP
ProCoder (DPC) option automatically
produces production-quality code for
fixed-point digital-signal-processing
chips. DPC uses heuristic program-
manship techniques to convert a signal-
flow diagram into assembly code optim-
ized for speed, memory efficiency, and
program structure. In addition, the
MultiProx (MPX) option uses signal-
flow block diagrams to create C pro-
grams for execution on multiple digi-
tal-signal-processing chips. With MPX,
users can partition a block diagram into
regions executed by separate proces-
sors. The tool then produces separate C
programs for each processor. Both
products will ship by the end of the
year. DSP ProCoder and MultiProx
cost $15,000 and $10,000, respectively.
Comdisco Systems Inc., 919 E. Hills-
dale Blvd., Foster City, CA 94404;
(415) 574-5800. CIRCLE 308

UPDATED DATABASE RUNS
ON MORE COMPUTERS

Release 1.1 of the ObjectStore object-
oriented database-management sys-
tem (ODBMS) runs on DEC’s DECsta-

tion, IBM’s RS/6000, and Sun’s Sun-3
and Sparcstation computers. Object-
Store is a distributed object-oriented
database-management system based on
the C++ programming language. New
features of ObjectStore Release 1.1 include an interactive query facility
for real-time access to information,
faster local-mode processing, and fast-
er short transactions. There’s also a
quicker collections-class library that’s
more flexible to program. ObjectStore
Release 1.1, which is shipping now, is
ideally suited for application develop-
ers who need to manage complex ob-
jects among workgroup-style applica-
tions in a networked, client-server envi-
ronment. It’s priced on a per-seat basis,
ranging from $2000 to $6000. Run-time
licensing is also available.
Object Design Inc., One New England
Executive Park, Burlington, MA
01803; (617) 270-9797. CIRCLE 309

You get fast hardware and
software support for all the
popular languages. A software
library and time saving utilities
are included that make instrument
control easier than ever before.
Ask about our no risk guarantee.

Free:
Informative
catalog 800-234-4232
Applications help (617) 273-1818

Capital Equipment Corp.
Burlington, MA. 01803

CIRCLE 83
The successor to Motorola's popular MC68030-based MVME147 single-board computer (SBC) has arrived. The MVME167 is based on the newest member of the company's 68000 family of CISC microprocessors, the MC68040. The new board is built with an architecture that's nearly identical to Motorola's recently announced MVME187 board. The MVME187 is based on the company's MC88100 RISC processor. Both boards use the same advanced, third-generation ASIC and VLSI devices.

These intelligent ASIC controller chips, used for memory, networking, SCSI, VME, and serial and parallel communications, replace discrete circuitry and have been optimized for Unix and real-time applications. Motorola claims that the MVME167 offers users the fastest and most advanced SBC available for the huge installed base of 68000-based VME applications.

The MVME167 contains the processor, memory, and communications capabilities all on one board. And the board requires just one slot in a 6U form-factor enclosure. The only additional hardware that's needed is a power source, peripheral devices, and an enclosure. It's suitable for all types of workstations, multiuser systems, servers, industrial automation, and real-time and process-control applications. The board's programmable VMEbus interrupt handler further suits it for various real-time applications. The ASICs and VLSI devices are optimized to offload instructions from the 68040 processor and reduce the amount of unnecessary bus traffic.

The board achieves a performance level of 20 MIPS due to its 25-MHz 68040 processor, based on Dhrystone 1.1 measurements. With a selling price of $3995, the price-performance ratio is below $200/MIPS. Motorola says that the 167 board is selling for $1000 less than the 147 at its introduction.

The MVME167 has an optimized VME D64-compatible interface that's capable of transferring data at a rate of 40 Mbytes/s. The total power consumption of the board is 15 to 18 W under typical conditions. Motorola says that this is one-third to one-half the power that's consumed by similar SBCs. The board is capable of handling from 4 to 32 Mbytes of four-way interleaved DRAM, 8 kbytes of nonvolatile RAM for a time-of-day clock with a battery, and 128 kbytes of static RAM. Four sockets each hold 512 kbytes of ROM, EPROM, and EEPROM each, for a total of 2 Mbytes.

Motorola claims the board is faster and more integrated than other 68040-based SBCs. Many other 68040 boards are essentially 68030 designs containing a 68040 processor. Therefore, many of the peripherals used for Ethernet, SCSI, etc., are second-generation parts. Motorola designed the MVME167 as a 68040 from the ground up with all third-generation parts. "There's absolutely nothing on the MVME167 board that was on the MVME147 board," says Jerry Gipper, product marketing manager for VMEbus boards at Motorola. The company used a 32-bit Intel Ethernet controller and a 32-bit NCR SCSI co-processor.

The board's high integration comes from using high-capacity VLSI controllers and ASICs. Its VMEbus interface is a 299-pin ASIC comprised of 120,000 gates. This chip contains a DMA controller, local and global interrupt handlers, and timers for periodic interrupts, in addition to the VMEbus interface. There are a total of six ASICs on the board. The second ASIC is a peripheral controller (glue-logic part). The other four chips are used for memory control.

All SCSI peripherals, such as disk and tape drives, are handled through the on-board SCSI interface that supports direct memory access between the SCSI bus and the local memory. The SCSI device-driver firmware is updated through software, allowing the SCSI Device Library to be quickly updated. This feature comes in handy when adding new peripherals. In addition, there's a direct 32-bit Ethernet controller that fully supports such protocols as TCP/IP, NFS, and DECnet. The board comes with one parallel port for a printer or other parallel I/O operations, and four RS-232 serial ports.

The MVME167 board comes with diagnostic software. It supports VMEexec real-time development software. Sample quantities will be available in July. Volume shipments are expected in November.

Motorola Computer Group, 2900 South Diablo Way, Tempe, AZ 85282; (800) 624-8999 extension 230.

CIRCLE 311
PROCESSOR BOARD OPERATES AT 25 MFLOPS
Designed as an upgrade to an earlier board, the PL2500 floating-point array processor runs on ISA-based computers. The new board is software-compatible with the earlier PL1250 board and transfers data six times faster. It operates with a performance of 25 MFLOPS, transfers data to and from the host computer at 3 Mbytes/s, and comes with a minimum of 256 kbytes of static RAM, upgradable to 4.25 Mbytes. The heart of the PL2500 board is its 50,000 lines of code stored in ROM. It appears to the user as a library of 598 callable routines. These routines can be accessed from C, Fortran, or Pascal programs running on the host PC. A 1024-point complex fast Fourier transform can be performed in 3.13 ms. A 1,048,576-point real FFT takes 9.35 seconds. The board is available from stock for $2495.

PC/AT IMAGE PROCESSOR WORKS IN REAL TIME
Critical image-processing operations can be carried out at blazing speeds with the DT2867 integrated image-processor board from Data Translation. The board combines a high-quality frame grabber with a frame processor on one IBM PC/AT board. Histograms, frame averaging, and arithmetic and logic operations are carried out in real time (0.033 seconds); convolutions and morphology take less than two frame times (0.066 seconds). These occur more than 100 times faster than a 33-MHz 80386-based PC without the board. True frame averaging, as opposed to weighted averaging, increases accuracy when random noise needs reducing.

The board processes up to three pixels simultaneously through three parallel processing paths. Each path contains its own ALU and multiplier to achieve an overall processing rate of 75 MFLOPs. However, the processor board doesn’t sacrifice accuracy for speed. All processing using the three ALUs is done with 16-bit accuracy, ensuring that data isn’t truncated during mathematical operations. The board contains a 16-bit processing buffer with 1 Mbyte of memory to handle the processed data.

The DT2867 is supported by several levels of software. A Windows 3.0 application software package is available for powerful analysis that doesn’t require any programming. For advanced users, two levels of development software ship with the board. An interface library allows high-level control of the board’s hardware functions, and a command builder and driver supply register-level control. The board, shipping now, sells for $6995.

Data Translation, 100 Locke Dr., Marlboro, MA 01752; (508) 481-3700. CIRCLE 313

RICHARD NASS
SPARC GRADUATES TO SUPERCOMPUTER LEVEL

The Sparc RISC processor is moving out of the workstation class of computers up to the supercomputer level in a new family of systems developed by FPS Computing. The 500 Series Sparc family offers an environment that teams scalar 64-bit, 15-ns Sparc processors with vector and parallel Matrix processors. This pushes the system's performance to 13.4 GFLOPS and 535 MIPS. The supercomputers process scalar portions of application code using up to eight Sparc processors running in parallel.

The computers are the result of an agreement between FPS and Sun Microsystems, Mountain View, Calif. FPS is licensing much Sun technology, including the SunOS operating system, Sparc compilers for Fortran and C, and Open Look graphical user interface, and Open Network Computing protocols. FPS has merged SunOS into its FPX implementation of Unix.

The systems can be linked as servers in networks with Sun Sparcstations. In this configuration, the FPS machine executes an application's computationally intensive tasks while the Sun systems do pre- and post-processing and display the supercomputer's output.

Up to 1 Gbyte of main memory can be housed within the systems. The computers are also designed with up to seven VME subsystems to ease I/O bottlenecks. Ethernet, FDDI, and UltraNet systems can run over the VMEbus. For math-intensive applications, the systems use up to 168 Intel i860 RISC processors as math coprocessors.

Because it's Sparc-compliant, the family has access to over 2800 existing applications, and consists of five members with different amounts of memory and varying numbers of CPUs. Low-end systems can be upgraded by adding CPUs and memory. They range from $450,000 to $4 million.

FPS Computing Inc., 3601 SW Murray Blvd., Beaverton, OR 97005; (503) 641-3151.

RICHARD NASS

DIGITAL 4-MM TAPE DRIVE TRANSFERS DATA FASTER

Forsaking mass-produced 4-mm digital audio-tape drives made by consumer stereo firms, R-Byte has developed a high-reliability mechanism for a family of high-performance 4-mm digital data drives. The RB100 family will start with a drive whose sustained data-transfer rate is

233 kbytes/s—almost 50% higher than that of drives using the audio-tape mechanism. Closed-loop servomotor control speeds up rewind time for a 60-m tape to just 15 seconds—one-third the time of most other DAT drives.

A typical 60-m DAT tape holds 1.34 Gbytes, while the just-released 90-m tapes hold 2.01 Gbytes. The drive performs search operations at 200 times the read/write speed. Error rates are less than 10-14 thanks to an embedded 16-bit processor that continually checks and adjusts drive parameters to keep the drive running at like-new specifications. On-line monitors check for dew, mechanism jams, write-current level, memory faults, and error-checking and correction statistics. An RS-232 interface is included.

The low power drain and the elimination of the 20 to 50 adjustments also lets the drive operate over a wider temperature range—5 to 60°C versus about 45°C maximum for the audio drives. With the custom mechanism, the drive can squeeze into a true 3.5-in. disk-drive form factor—1.62 by 4 by 5.75-in. The RB100 will be available in sample quantities in July. Prices for the digital DAT drive start at $975 in lots of 250 or more (with 256 kbytes of buffer RAM).

R-Byte Corp., 2043 Zanker Rd., San Jose, CA 95131; Gerald Boudreau, (408) 452-8860.

DAVE BURSKY

NEW PRODUCTS

COMPUTERS & PERIPHERALS

HIGH-END FAMILY GAINS TWO MEMBERS

The AViiON RISC-based family of high-performance systems has two new members, the 7000 and the 8000. The 8000 is a 117-MIPS rack-mounted system that's configured with a 24-Gbyte disk-array subsystem and the DG/UX 5.4 Unix operating system. The model 7000 is a deskside package that comes with 16 Mbytes of DRAM, 1 Mbyte of EPROM, speaker and time clock, and hard- and floppy-disk interfaces. The board can be booted from its RAM-ROM disk that also stores MS-DOS. Different expansion and configuration options are available. Functions can be added through the PC-bus expansion slots. Prices start at $82195 in OEM quantities. Delivery is stock to 30 days.

Computer Dynamics Inc., 107 S. Main St., Greer, SC 29650; (803) 877-8700.

TOUCHSCREEN 386-BASED SYSTEM ADDS EL DISPLAY

One sturdy compact package houses an electroluminescent (EL) display, a 20-MHz 80886 PC/AT computer, and a touch-screen interface. The Display-
VHDL TOOLS RUN UNDER WINDOWS 3.0

V-System/Windows is a VHDL development system for use on PCs running Windows 3.0. The system includes a VHDL compiler, an interactive digital simulator, and a VHDL source-language debugger. The tools use extended memory to handle designs of 50,000 lines of VHDL code. Designs can be written at the behavioral, RTL, or structural level, or a mixture of all three. With the V-System interactive debugger, users can set breakpoints directly in the VHDL source code, single-step, and perform many other debug functions. In addition, any design created with V-System/Windows is written in IEEE-standard VHDL. Therefore, the code can be transferred to any IEEE-compliant workstation-based VHDL simulator. V-System/Windows runs on 286-, 386-, and 486-based PCs. It's shipping now for $1495.

Model Technology Inc., 15455 N.W. Greenbrier Pkwy., Suite 210, Beaverton, OR 97006; (503) 690-6838.

CIRCLE 320

ASIC, PCB TOOLS UNITE WITHIN FRAMEWORK

The first two elements of the Racal-Redac Visula Expert design system, ASIC Expert and System Expert, are now shipping. The tools run under the company's Vision framework, an inter-tool communication and project-management environment based on object-oriented programming. The third element of the system, Visula CAD Expert, is scheduled to ship this summer. Key product suites within the Expert series include an improved Cadat-2000 simulator and SiteSyn with VHDL synthesizer. ASIC Expert handles complex ASICs through a top-down methodology. The System Expert handles PCB design through logic, timing, and fault simulation; mixed analog-digital simulation; hardware modeling; schematic editing; and programmable-logic tools. The Visula Expert series runs on various Unix workstations. Pricing of the product suites start at $25,000.

Racal-Redac, 1000 Wyckoff Ave., Mahwah, N.J. 07430; (201) 848-8000.

CIRCLE 321

SCHEMA III 3.3 schematic capture

User Manual Included...

(but you probably won't need it)

The leader in price performance and ease of use in PC based schematic capture software is now shipping the all NEW, expanded version 3.3. Over 30 new features have been added to an already feature rich system.

* online help/documentation for each command
* quick start tutorials
* full network compatibility
* unlimited hierarchies & drawing sizes
* incremental design compiler
* more microprocessors, PLDs & analog parts (7,500+ total parts)
* expanded editing commands
* EZ-Parts creator
* zoom plus hi/low res toggle
* PostScript, TIF, DXF and much more!

No price increase! Still only $ 495

Each license includes comprehensive documentation, tutorials, SCHEMA integrated system manager, FREE 1-800 support, problem fixes, special BBS access, quarterly newsletter & video training options.

Free Demo Disk

800-553-9119

CIRCLE 147

TOOL SUITE TARGETS MCM DESIGN

A design system from Mentor Graphics called MCM Station is tailored to the creation of multichip modules (MCMs), electronic packages that combine bare multichip die on one substrate. The system is integrated into the company's Falcon Framework for concurrent design.

MCM Station supports the entire multichip-module design process, including rules-driven placement and routing, thermal and electrical analysis, and manufacturing interfaces. Mentor's AutoTherm software is used for thermal analysis. It's a finite-element-based tool for static and dynamic modeling of heat flow and dissipation. The system also incorporates the Quad Design Technology software to analyze high-speed signal delay, electrical crosstalk, and transmission-line effects. In addition, MCM Station provides full compliance with military documentation standards.

The system accepts chip and ASIC designs from various sources, including Mentor's Design Architect schematic-capture software. The design can then be simulated and analyzed. After that, MCM Station can transfer a completed multichip-module design to manufacturing in common file formats, such as GDSII and Gerber artwork outputs. It will also output designs in standard drill and milling formats.

MCM Station is available now. Pricing begins at $128,900 for the physical-layout, thermal-analysis, and signal-integrity-analysis tools.

Mentor Graphics Corp., 8005 S.W. Boeckman Rd., Wilsonville, OR 97070; (503) 626-7000.

CIRCLE 322
**NEW PRODUCTS**

**INSTRUMENTS**

**HANDHELD METERS BOAST ADVANCED FEATURES**

Three new handheld multimeters and enhanced versions of five existing models make up the 70 Series II family. Features that were once optional are now standard in the upgraded models.

Two new units, the 79 and 29, make up the high end of the series (the 29 version is designed for high-energy applications). These meters measure capacitance from 10 pF to 9999 µF, eliminating the need for a dedicated capacitance tester. In addition, they have a function that displays the running average of eight readings so that stable readings are possible even with unstable signals. A proprietary Lo-ohms feature supplies 0.01-Ω resolution with high noise rejection to sense very small resistance changes.

The 79 and 29 also display frequency and voltage simultaneously. Frequency, from 1 Hz to 20 kHz, is shown on the digital display, while ac voltage registers on a new 63-segment analog bargraph. The bar-graph's rapid update rate simulates an analog needle for watching trends, peaking, and nulling.

The lowest-priced meter in the series is the new model 70, which measures ac and dc voltage and ohms, and checks diodes and continuity. Although it has no current inputs, a 300-mV function allows a variety of current, temperature, and high-voltage accessories to be used.

All of the 70 Series II meters now include the patented Touch Hold feature, which captures and holds stable measurements. The feature enhances convenience and safety by letting the meters hold consecutive stable readings without manual resetting. Other features include autoranging, range hold, and optional manual ranging.

The model 70 costs $69, and the models 79 and 29 are priced at $185.

**JOHN NOVELLINO**

**EMULATORS COVER COPs EMBEDDED CONTROLLERS**

A 10-MHz PC-based emulator supports every unique feature of the National Semiconductor COP8 family of 8-bit embedded controllers. The iceMaster-COP8 includes a state-of-the-art windowed environment. Users can set up windows for code memory, source, RAM, watch, stack, system status, and registers. Multiple windows can be opened for RAM and code. Both simple and complex breakpoints and trace points can be set symbolically. Simple breakpoints are based on the program counter or its ranges. Complex breakpoints can depend on op-code values or class, reads or writes, registers, direct byte or bit, immediate operands, or logical AND/OR of any of these values. The icemaster-COP8 base units costs $5909 and the probe cards for the particular COP8 devices start at $709.

**IC TESTER AIMS AT TTL AND CMOS DEVICES**

In-circuit and out-of-circuit tests on digital ICs can be performed by the Pro-Line Model PL 5010. The tester's device library covers more than 90% of existing 14- to 28-pin ICs, including over 600 commonly used TTL and CMOS ICs. The library is updated as new devices become available. The microprocessor-based instrument can operate alone or connect to an IBM PC through an enhanced RS-232 port. With the PC and optional software, users can create custom-device libraries. A loop-test function helps the PL 5010 find intermittent failures by continuously testing a device until a failure is encountered. In addition, an auto-ID function identifies unknown devices by comparing their responses to those in the library. The PL 5010 is available immediately for $4500.

**MAC II BOARDS HANDLE AUDIO-ANALYSIS TASKS**

A series of three 4-channel analog-input plug-in boards aim at specific audio-frequency applications on Macintosh II computers. The NB-A2150C samples at rates used for general audio-range analysis. The NB-A2150S is optimized for speech and voice-band measurements. The NB-A2150F is ideal for applications needing standard sampling rates for Fourier analysis. All of the units have analog and real-time digital antialiasing filters, 93-dB signal-to-noise ratio, and ±95-dB total harmonic distortion. Amplitude flatness is within ±0.015 dB from dc to 20 kHz in the C and F models. That bandwidth is narrowed to dc to 4 kHz for the voice-band-oriented S model. The 16-bit analog inputs feature synchronized simultaneous sampling. All versions are available now at a price of $1995.

**MICROWAVE COUNTERS ALSO MEASURE POWER**

A pair of portable frequency counters make simultaneous frequency and power measurements on microwave signals, eliminating the need for a separate power meter. The Model 25B spans 950 MHz to 20 GHz; the 28B extends the upper limit to 26.5 GHz. Both units offer inputs to measure IF or baseband frequencies to as low as 10 Hz. Resolution is 1 Hz and 0.1 dB. With the standard timebase, frequency accuracy is better than 1 kHz for a 10-GHz signal. An optional ovenized timebase improves accuracy by 100 times. Power-measurement accuracy is typically ±0.5 dB. A 25-MHz YIG-preselector lets users limit measurements to a selected signal or channel. The EIP 25B costs $4650 and the EIP 28B goes for $5650. Delivery is in 2 weeks.

**JOHN NOVELLINO**

**NEW PRODUCTS**

**INSTRUMENTS**

**HANDHELD METERS BOAST ADVANCED FEATURES**

Three new handheld multimeters and enhanced versions of five existing models make up the 70 Series II family. Features that were once optional are now standard in the upgraded models.

Two new units, the 79 and 29, make up the high end of the series (the 29 version is designed for high-energy applications). These meters measure capacitance from 10 pF to 9999 µF, eliminating the need for a dedicated capacitance tester. In addition, they have a function that displays the running average of eight readings so that stable readings are possible even with unstable signals. A proprietary Lo-ohms feature supplies 0.01-Ω resolution with high noise rejection to sense very small resistance changes.

The 79 and 29 also display frequency and voltage simultaneously. Frequency, from 1 Hz to 20 kHz, is shown on the digital display, while ac voltage registers on a new 63-segment analog bargraph. The bar-graph's rapid update rate simulates an analog needle for watching trends, peaking, and nulling.

The lowest-priced meter in the series is the new model 70, which measures ac and dc voltage and ohms, and checks diodes and continuity. Although it has no current inputs, a 300-mV function allows a variety of current, temperature, and high-voltage accessories to be used.

All of the 70 Series II meters now include the patented Touch Hold feature, which captures and holds stable measurements. The feature enhances convenience and safety by letting the meters hold consecutive stable readings without manual resetting. Other features include autoranging, range hold, and optional manual ranging.

The model 70 costs $69, and the models 79 and 29 are priced at $185.

**JOHN NOVELLINO**

**EMULATORS COVER COPs EMBEDDED CONTROLLERS**

A 10-MHz PC-based emulator supports every unique feature of the National Semiconductor COP8 family of 8-bit embedded controllers. The iceMaster-COP8 includes a state-of-the-art windowed environment. Users can set up windows for code memory, source, RAM, watch, stack, system status, and registers. Multiple windows can be opened for RAM and code. Both simple and complex breakpoints and trace points can be set symbolically. Simple breakpoints are based on the program counter or its ranges. Complex breakpoints can depend on op-code values or class, reads or writes, registers, direct byte or bit, immediate operands, or logical AND/OR of any of these values. The iceMaster-COP8 base units costs $5909 and the probe cards for the particular COP8 devices start at $709.

**IC TESTER AIMS AT TTL AND CMOS DEVICES**

In-circuit and out-of-circuit tests on digital ICs can be performed by the Pro-Line Model PL 5010. The tester's device library covers more than 90% of existing 14- to 28-pin ICs, including over 600 commonly used TTL and CMOS ICs. The library is updated as new devices become available. The microprocessor-based instrument can operate alone or connect to an IBM PC through an enhanced RS-232 port. With the PC and optional software, users can create custom-device libraries. A loop-test function helps the PL 5010 find intermittent failures by continuously testing a device until a failure is encountered. In addition, an auto-ID function identifies unknown devices by comparing their responses to those in the library. The PL 5010 is available immediately for $4500.

**MAC II BOARDS HANDLE AUDIO-ANALYSIS TASKS**

A series of three 4-channel analog-input plug-in boards aim at specific audio-frequency applications on Macintosh II computers. The NB-A2150C samples at rates used for general audio-range analysis. The NB-A2150S is optimized for speech and voice-band measurements. The NB-A2150F is ideal for applications needing standard sampling rates for Fourier analysis. All of the units have analog and real-time digital antialiasing filters, 93-dB signal-to-noise ratio, and ±95-dB total harmonic distortion. Amplitude flatness is within ±0.015 dB from dc to 20 kHz in the C and F models. That bandwidth is narrowed to dc to 4 kHz for the voice-band-oriented S model. The 16-bit analog inputs feature synchronized simultaneous sampling. All versions are available now at a price of $1995.

**MICROWAVE COUNTERS ALSO MEASURE POWER**

A pair of portable frequency counters make simultaneous frequency and power measurements on microwave signals, eliminating the need for a separate power meter. The Model 25B spans 950 MHz to 20 GHz; the 28B extends the upper limit to 26.5 GHz. Both units offer inputs to measure IF or baseband frequencies to as low as 10 Hz. Resolution is 1 Hz and 0.1 dB. With the standard timebase, frequency accuracy is better than 1 kHz for a 10-GHz signal. An optional ovenized timebase improves accuracy by 100 times. Power-measurement accuracy is typically ±0.5 dB. A 25-MHz YIG-preselector lets users limit measurements to a selected signal or channel. The EIP 25B costs $4650 and the EIP 28B goes for $5650. Delivery is in 2 weeks. GPIB programmability is optional.

**JOHN NOVELLINO**
Quality design and advanced technology. Because lives depend on it.

Pacsetter Systems, Inc. is a new breed, high reliability, zero defects company producing life-critical and life-assisting products. A forerunner in the bio-medical electronics industry and division of multi-billion dollar Siemens Company, we offer a supportive, advancement-oriented environment to:

MECHANICAL PRODUCT ENGINEER
PATENT ENGINEER
RELIABILITY/QUALITY ENGINEER
SOFTWARE ENGINEER
STERILIZATION ENGINEER

All positions require a BS/MS degree plus a minimum of 5 years related experience.

In addition to our desirable Southern California location, we offer competitive compensation and company-paid benefits including dental/health plans, vision care, tuition reimbursement, retirement and 40(k). For consideration, send a resume with salary history (NO PHONE CALLS, PLEASE!) indicating position desired to: Greer A. Brooks, Employment Representative, Dept. DE6/91, Pacsetter Systems, Inc., 12884 Bradley Avenue, Sylmar, CA 91342. AA/EOE

Pacsetter Systems, Inc.
A Siemens Company
Where Reliability is a Way of Life®

CONSULTANTS

POWER SEMICONDUCTOR ENGINEERS
If you have five years of experience in either Bipolar Transistors, MOSFET’s, Power I.C.’s, Power Control I.C.’s, Rectifiers, and Thyristors, then our clients want to talk to you. Prefer a M.S./B.S. Degree. Send your resume in confidence to:

Power Supply Recruiters
P.O. Box 420209
Houston, Texas 77224-0209
Fax: 713-977-4121

FAX YOUR ORDER! To Advertise in Benton Classifieds,

FAX: (216) 696-1267
INDUSTRIAL TRACKBALL CONTROLS
Complete line of precision trackballs for OEM's. Compact low profile designs with optional features to suit most requirements.
- Low cost
- High rel. non-contacting optical encoders
- Desk-top and panel mount models
- Industry standard output protocols
- Custom features and designs available
CH PRODUCTS
970 Park Center Drive, Vista, Ca. 92083

To suit most requirements.

• Custom features and designs available
• Industry standard output protocols
• Desk-top and panel mount models
• High rel. non-contacting optical encoders
• Low cost
Compact low profile designs with optional features. These double fold, crushproof, shock and vibration resistant IC makes with ESD protection are a low cost, time saving solution for transporting small quantity components. Complete with bonded anti-static foam cushioning and high grade conductive foam inserts. They are available with and without EMI/RFI foil lining.

FREE PLD design Software - $2495.00
- Program PLDs up to 40-pin. (44-68 pin opt.)
- Micro Disk Drive for easy library updates.
- Stand-alone with extensive editing.
- RS232 & Parallel ports for high speed transfer.
- Intelligent Synthesis & Optimization.
- Choice of Design Entry: High Level Equations, Truth Tables or State Diagrams.
Memory programmers from $495.
Call now: 1-800-523-1565

CUT DESIGN TIME IN HALF!

Tool® Timing Diagram Accelerator

POWERFUL FEATURES INCLUDE:
- What-if analysis
- Calculation of critical edge timing
- Display and verification of IC timing requirements
- And many more features...all for ONLY $699!

CALL FOR A FREE EVALUATION PACKAGE
Phone 619-457-4545 Fax 619-457-1168
See us at DAC in booths 654, 1045 & 1750

DR. DESIGN CIRCLE 260

Free Circular Connector Catalog from LEMO
LEMO's new circular connector catalog highlights expanded shell and insert designs. Insert configurations are available in single, multi or mixed designs including signal, coaxial, triaxial, high voltage, fiber optic and fluidic/pneumatic. Shell styles are available in standard chrome plated brass, anodized aluminum, plastic or stainless steel.

LEMO USA, INC.
P.O. Box 11488, Santa Rosa, CA 95406
Phone (800) 444-LEMO Fax (707) 578-0869

LEMO CIRCLE 265

ANALOG CIRCUIT SIMULATION

Completely Integrated CAE from $95
From Schematic Entry through Spice Simulation to Post Processing
IsSpice $95, the complete Spice program, runs on all PC's.

IsSpice/388 $386, The fastest PC based Spice program available. Has virtually no circuit size limitations.

Snmuchier $298, a schematic editor for any Spice simulator. Generates a complete Spice netlist.

IrruScore $250, a graphics post processor that performs all the functions of a digital oscilloscope.

Please write or call
P.O. Box 8607 (213) 833-0710
San Pedro, CA 90734-6607

INTUSOFT CIRCLE 267

HAND HELD TERMINAL $199.

- 80 character display
- 30 or 45 keys
- RS 232 or RS 422
- Low power
- ST-32 Compatible
- Standard or custom overlay
- Single 5V or 8-12V supply
- 15 Programmable function keys
- Simple menu set-up
- 300-9600 baud
- 7 or 8 data bits
- Even, odd, mark, space
- 7 1/2 " x 4 " x .9"
- 6 ounces

Air Quality Control

Figaro sensors let you keep it fresh:

Automatic air cleaning begins with continuous measurement of air quality. Figaro gas sensors are available to meet your most demanding applications.

Write or call for further information:

FIGARO USA, INC.
1000 Skokie Blvd., Ste. 575, Wilmette, IL 60091
Phone: (708) 256-3546 Fax: (708) 256-3844

FIGARO CIRCLE 269

Detailed description of products and services.
Design PLDs with ABEL-PLD, now just $495.*

FREE ABEL-PLD start-up kit!

- 150 PLD architectures supported (over 4000 devices)
- Uses ABEL™ Hardware Description Language (ABEL-HDL™)
- Intelligent synthesis and optimization
- Upgradable to full-featured ABEL

Call for your FREE ABEL-PLD start-up kit!

1-800-247-5700

DATA I/O Corporation

Little Giant™

New! Tiny Giant™
C Programmable Controllers

$159

Z-World Engineering

ARE YOUR PRODUCTS RELIABLE?

The ReCalc 2 Software Package predicts the reliability of your system using the part stress procedure of MIL-HDBK-217E, and runs on the IBM PC and full compatibles. Say goodbye to tedious, time consuming, and error prone manual methods! ReCalc 2 is very easy to use, and features menu windows, library functions, global editing for what-if? trials, and clear report formats. Try our Demo Package for $25.

T-CUBED SYSTEMS, 31220 La Baya Drive #110, Westlake Village, CA 91362. (818) 991-0057 • FAX: (818) 991-1281

FREE CATALOG

Electronic Enclosures

Catalog on Free PC Diskette

Electronic Enclosures

Interactive/Real-Time

Analog Circuit Simulation

EC-2 Electronic Circuit Analysis offers: • AC, DC, Transient, Fourier, and Temperature Analysis with Nominal, MonteCarlo and/or Worst-Case component values • Interactive or batch modes • Full nonlinear simulation • Sine, Pulse, PWL, SPFM, and Exponential generators • IBM PC & Mac • Multiple plots • On-line real-time graphics — 2 to 50 times faster than SPICE • Over 500 nodes • Advanced component parameters • Component optimization sweeping • Full editing, built-in or external • New detailed 424 page manual

Call for FREE DEMO!

Tatum Labs, Inc.
3917 Research Park Dr., B-1, Ann Arbor, MI 48108
313-843-3019

FREE 15-Day Trial!

CUT PCB Costs • End Re-plot Delays • Works with your CAD system

GerberJet™ prints Gerber data files on HP LaserJet-II compatible printers at 300 dots per inch. FAST!

EZ-VIEW™ displays 8 layers in color on EGA / VGA screen.

MERGE designs to cut film and board costs.

FREE demo on BBS, download GTK.EXE

CALL (315) 478-0722 FAX (315) 475-8460
BBS (315) 471-3961 (2400/1200,8,1)
Logical Systems Corporation
P.O. Box 6184, Syracuse, NY 13217 USA

LOGICAL SYSTEMS

Free Catalog

The World's Largest Collection of Adapters & Accessories for VLSI/Surface Mount Devices

- Emulator Pods & Adapters
- Debug Tools
- Programming Adapters
- Socket Converters
- Debugging Accessories
- Prototyping Adapters
- Custom Engineering

Emulation Technology, Inc.
2344 Walsh Ave. Santa Clara, CA 95051
Phone: 408-982-0660 FAX: 408-982-0664

EMULATION TECHNOLOGY

Solder Absorbing Technology Inc., a Spring Company
144 Oakland St., S. Springfield, MA 01108
(413) 788-6191 TOLL FREE (800) 628-8862
FAX: (413) 788-0490
SOLDER ABSORBING
FREE! 120 Page Catalog

“Optics for Industry”

ROLYN OPTICS supplies all types of “Off-the-Shelf” optical components. Lenses, prisms, mirrors, irises, microscope objectives & eyepieces plus hundreds of others. All from stock. Rolyn also supplies custom products & coatings in prototype or production quantities. Write or call for (818) 915-5707 & (818) 915-5717. TELEX: 67-0380. FAX: (818) 915-1379.

Shelf” optical components. Lenses, prisms, mirrors, irises, microscope objectives & eyepieces plus hundreds of others. All from stock. Rolyn

357 N. Sheridan St. #119
LAKE COUNTY, IL 60046

ROLYN OPTICS CIRCLE 257

357 N. Sheridan St. #119
LAKE COUNTY, IL 60046

ADVIN SYSTEMS INC.
1050-L E. Duane Ave. Sunnyvale, CA 94086

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
1801 South Street. Lafayette, IN 47904

WINTEK

CIRCLE 274

WINTEK CORPORATION.
INDEX OF ADVERTISERS

A
ACCEL Technologies ............................................ 151
Actel .................................................. 44-45
Advanced Micro Devices ................................. 10-11
Advion .................................................. 151
Aldec .................................................. 63
AMP .................................................. 40-41
Analog Devices ............................................ 16-17
Apex Microtechnology ..................................... 27
Atmel .................................................. 55
AVX .................................................. 32-33

B
Bayer AG .................................................. 12-13**
B&C Microsystems .......................................... 151
Brooktree ............................................. 36-37
Bud Industries ........................................... 128*
Bytek .................................................. 149

C
Cadisys .................................................. 144
CAD Software ........................................ 87
Calcomp Systems ....................................... 8
Calcomp ............................................. 48A*
Capital Equipment Corp ................................ 142
CH Products .......................................... 149
Cirrus Logic .......................................... 43
Comdisco .......................................... 111
Cybernetic Micro Systems .............................. 14
Cypress Semiconductor ................................ Cover IV

D
Data I/O ............................................... 62, 150
Data Translation ......................................... 76
Dazix ................................................. 92
Digital Equipment Corp ................................ 65-72, 108
Doctor Design .......................................... 149

E
Emulation Technology ..................................... 150
Equipto Electronics .................................... 150

F
Figaro .................................................. 149

G
GE Plastics ............................................. 151
GenRad ............................................... 53

H
Harris Semiconductor ...................................... 85
Hewlett-Packard Co. ..................................... 1, 9, 28-29, 131*

I
IBM ...................................................... 12-13*
iTOI ................................................... 149
Integrated Device Technology .......................... 89
Intusoft ............................................. 149
Isdata ................................................. 64

L
Lambda Electronics ...................................... 88A-88L*
Lattice Semiconductor ................................ Cover II
L Lemo ................................................. 149
Logical Systems ....................................... 150

M
Marubeni .................................................. 73
Mathworks ............................................ 83
Melcher ............................................... 50
Mentor Graphics ....................................... 49
MF Electronics ....................................... 18
MicroLinear ......................................... 115*
Microsim ........................................... 122
Minc .................................................... 99
Mini-Circuits Laboratory, a Div. of Scientific Components Corp. .................................. 15, 20-21, 112-113 Cover III
Motorola Semiconductor 64B-64C*, 106, 107, 124-125
Motorola Computer ................................... 87
Motorola Inc. ......................................... 116

N
National Instrument ..................................... 22
National Semiconductor ................................ 35, 137
Nohau .................................................. 198

O
Object Design .......................................... 56
Omat .................................................. 146
OrCAD ............................................... 46

P
Pacific Hybrid ......................................... 104
P-CAD ................................................. 121
Philips Test & Measurement 81**, 101**, 105**
Pico Electronics, Inc. ................................ 82, 114
Planar .................................................. 151
Programmed Test Sources ............................ 130

Q
Qualityne ............................................. 64A*

R
Rolyne Optics .......................................... 151

S
Samsung Semiconductor ................................ 50-51
Seagate Technology ..................................... 2-3
Seiko Instruments ..................................... 48D*
Siemens AG .......................................... 58-59
Signatec ............................................. 151
Silicon Systems ........................................ 24
Solder Absorbing Technology ....................... 150
Stanford Research .................................... 19
Systech (SVPC) ....................................... 94-95

T
Tatum ................................................... 150
T-Cubed .............................................. 150
Team Visionics ........................................ 60
Teknor .............................................. 64D*
Tektronix ........................................... 105
Thermodyne .......................................... 140
Toshiba .............................................. 48B-48C*
Trompeter .......................................... 149
Two Technologies ...................................... 149

V
Vicor ............................................... 81*, 101*
ViewLogic .......................................... 74-75
Vitesse Semiconductor ................................ 6-7

W
Wintek .................................................. 151

Y
Yokogawa .............................................. 128**, 131**

Z
Z-World Engineering .................................... 150

* Domestic Advertiser Only
** International Advertiser Only

The advertisers index is prepared as an extra service. Electronic Design does not assume any liability for omissions or errors.
SPDT switch dc to 5GHz with build-in driver

Truly incredible...a superfast 3nsec GaAs SPDT reflective switch with a build-in driver for only $19.95. So why bother designing and building a driver interface to further complicate your subsystem and take added space when you can specify Mini-Circuits’ YSW-2-50DR?

Check the outstanding performance specs of the rugged device, housed in a tiny plastic case, over a -55°C to +85°C span. Unit-to-unit repeatability for insertion loss is 3-sigma guaranteed, which means less than 15 of a 10,000-unit production run will come close to the spec limit. Available for immediate delivery in tape-and-reel format for automatic placement equipment.

New...ZYSW-2-50DR Connector Version (SMA) available, $59.95 (1-9)

SPECIFICATIONS

<table>
<thead>
<tr>
<th></th>
<th>YSW-2-50DR</th>
<th>ZYSW-2-50DR</th>
</tr>
</thead>
<tbody>
<tr>
<td>Insertion loss, typ (dB)</td>
<td>0.9</td>
<td>1.3</td>
</tr>
<tr>
<td>Isolation, typ (dB)*</td>
<td>50</td>
<td>40</td>
</tr>
<tr>
<td>1dB compression, typ (dBm @ in port)</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>RF input, max dBm</td>
<td>22</td>
<td>22</td>
</tr>
<tr>
<td>(no damage)</td>
<td>VSWR (on), typ</td>
<td>1.4</td>
</tr>
<tr>
<td>(no damage)</td>
<td>Video breakthrough to RF, typ (mV p-p)</td>
<td>30</td>
</tr>
<tr>
<td>Rise/Fall time, max (nsec)</td>
<td>3.0</td>
<td></td>
</tr>
</tbody>
</table>

PRICE YSW-2-50DR $19.95 (1-9) ZYSW-2-50DR $59.95 (1-9)

*typ isolation at 5MHz is 80dB and decreases 5dB/octave from 5-1000 MHz

CIRCLE 94

Mini-Circuits
P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500 Fax (718) 332-4661 Telexes: 6852844 or 620156
**TAKE THE SPEED LEAD.**

**PAL™ 22V10: 7.5ns.**

World's fastest programmable 22V10.
Here is the logic for high-performance systems running up to 111 MHz. Set-up is just 3 ns. Fast logic for fast systems. You get the same high speed and low noise with the 22VP10. It offers additional flexibility, including an I/O feedback path to accelerate state machine applications.

**BiCMOS.** The first BiCMOS 22V10, from the company that delivered the first CMOS 22V10. ECL core path for record-setting performance. CMOS logic outside the speed path, for low power. The speed of smaller PLDs, the convenience of the popular, flexible 22V10 and field programmable too.

**Broad 22V10 PLD family and more.** Cypress's 15 ns CMOS 22V10 consumes less power than any electrically erasable alternative. It's just one of a broad range of low-power CMOS PLDs. Also get 28-pin applications-tailored PLDs, and our high-capacity MAX™ PLDs too.

**Call Today.** Order our PLD Kit and we'll ship it right away. Why wait?

Hotline: 1-800-952-6300.*
Ask for Dept. C3Q.