











TNETA1585 ATM TRAFFIC MANAGEMENT SCHEDULER DEVICE WITH RECEIVE UTOPIA AND COPROCESSOR INTERFACES
SDNS041 - NOVEMBER 1996
Please be aware that an important notice concerningavailability, standard warranty, and use in critical applications ofTexasInstruments semiconductor products and disclaimers theretoappears at the end of this data sheet.
features
- Single-Chip Scheduler for Scheduling Available Bit Rate (ABR) Connections
- Used With the TNETA1575 to Provide a Complete Solution for Segmentation and Reassembly of Data on ABR Connections as Specified in the Asynchronous Transfer Mode (ATM) Forum's Traffic Management 4.0 Document (TM4.0) and ITU-TI.371
- Supports Scheduling of Variable-Bit-Rate Non-Real Time (VBR-nrt) Using Host-Programmable Peak Cell Rate (PCR), Sustained Cell Rate (SCR), and Maximum Burst Size (MBS)
- On-Chip Self-Sorting FIFO-Based Scheduler Used to Schedule the Transmission of Cells for All Connections
- Simultaneously Supports Both Virtual Path (VP) and Virtual Channel (VC) Level ABR Traffic Management
- Provides Scheduling for up to 2047 ABR Connections Required for Large-Scale LAN Emulation Installations
- On-Chip Processors Implement the End-System Behavior as Defined in TM4.0, Providing a High-Performance and Flexible Solution to Track Future Standards
- On-Chip Instruction RAMs Hold the Microcode for the Source and Destination Processors, Providing Fast Execution of Code on Chip
- Configuration Support for all Primary and Optional TM4.0 Parameters, Providing Maximum Implementation Flexibility
- Supports TM4.0-Defined Resource Management (RM)-Cell Formats and Provides the RM-Cell Payload and Information on How to Configure the RM-Cell Header to the Segementation and Reassembly (SAR) Device
- Supports Out-of-Rate Forward and Backward RM-Cell Generation to Prevent Deadlock Situations When the Rates of Sources and Destinations Are Driven to or Below a Minimum Cell Rate of 10 Cells Per Second
- Processes Received RM Cells, Maintaining Parameters and Variables in Accordance With TM4.0
- Hardware Assistance Is Provided for 1/ACR Calculations That Support Scheduling Operations to Maximize Performance
- Hardware Assistance Is Provided for 15-bit Floating-Point To/From Integer Conversions to Maximize Performance
- UTOPIA Revision 2.01-Compliant Receive (Observe-Only) Cell Interface
- Internal 8-Cell Receive FIFO
- Receive-Cell Interface Can Be Programmed to Operate as Either a Physical (PHY-Layer) Interface or as a SAR/Switch (ATM-Layer) Interface.
- Supports Boundary Scan Through a Five-Wire JTAG Interface in Accordance With IEEE Std 1149.1-1990 (Includes IEEE Std 1149.1a-1993) IEEE Standard Test- Access-Port and Boundary-Scan Architecture
description
The TNETA1585 is an asynchronous transfer mode (ATM) programmabletraffic management scheduler device that is used with a segmentationand reassembly (SAR) device to provide a flexible, high-performancesolution for the available bit rate (ABR) service category. Itsprogrammability enables it to support other special modes includingvariable-bit-rate non-real-time (VBR-nrt) service category andvirtual path (VP) level ABR in addition to and simultaneously withABR. Combining the TNETA1585 with the TNETA1575 provides ahigh-performance solution for classical LAN to ATM backboneapplications including high-performance networking hubs.
This data sheet provides information on the device hardwarespecifications that includes device interfaces, timing diagrams,electrical characteristics, terminal and package information, and anoverview of device operation. All information on the TNETA1585 datastructures, configuration, and features is provided in the TNETA1585Programmer's Reference Guide, literature number SDNU016.
Title: ATM TRAFFIC-MANAGMENT SCHEDULE DEVICE WITH RECIEVE UTOPIA
Product Family: NETWORKING COMPONENTS
Device Functionality: ATM
Orderable Devices: TNETA1585PCM, TNETA1585PGF
View the complete PDF datasheet: sdns041.pdf (377 K Bytes) (Requires Acrobat Reader 3.x)View more information about generic part numbers:TNETA1585
Go to the Engineering Design Center to locate information on other TI Semiconductor devices.




(c) Copyright 1998 Texas Instruments Incorporated. All rights reserved.
Trademarks, Important Notice!