Texas Instruments
SemiconductorsSearchFeedbackTI Home
Engineering Design CenterDSP SolutionsSC in the newsSC Product InformationSC Applications & TechnologiesSC Service & Support

Data Sheet Abstract

SN54F109, SN74F109 WITH CLEAR AND PRESET

SDFS047A - MARCH 1987 - REVISED OCTOBER 1993


features

description

These devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ input meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K\ inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and trying J high. They also can perform as D-type flip-flops if J and K\ are tied together.

The SN54F109 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74F109 is characterized for operation from 0°C to 70°C.


Title: DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS W/CLEAR AND PRESET
Product Family: D-TYPE FLIP-FLOPS
Device Functionality: J-K
Orderable Devices: JM38510/34102B2A, JM38510/34102BEA, SNJ54F109FK, SNJ54F109J, SNJ54F109W, SN74F109D, SN74F109DR, SN74F109N

View the complete PDF datasheet: sdfs047a.pdf (71 K Bytes) (Requires Acrobat Reader 3.x)

View more information about generic part numbers:SN54F109, SN74F109

Go to the Engineering Design Center to locate information on other TI Semiconductor devices.

SemiconductorsSearchFeedbackTI Home
(c) Copyright 1998 Texas Instruments Incorporated. All rights reserved.
Trademarks, Important Notice!