Texas Instruments
SemiconductorsSearchFeedbackTI Home
Engineering Design CenterDSP SolutionsSC in the newsSC Product InformationSC Applications & TechnologiesSC Service & Support

Data Sheet Abstract

SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET

SCAS289E - JANUARY 1993 - REVISED JANUARY 1998


features

EPIC is a trademark of Texas Instruments Incorporated.

description

This dual negative-edge-triggered J-K flip-flop is designed for 2.7-V to 3.6-V VCC operation.

A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup time requirements is transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs can be changed without affecting the levels at the outputs. The SN74LVC112A can perform as a toggle flip-flop by tying J and K high.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

The SN74LVC112A is characterized for operation from -40°C to 85°C


Title: DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET
Product Family: OTHER FLIP-FLOPS
Device Functionality: J-K FLIP-FLOP
Orderable Devices: SN74LVC112AD, SN74LVC112ADBLE, SN74LVC112ADR, SN74LVC112APWLE

View the complete PDF datasheet: scas289e.pdf (90 K Bytes) (Requires Acrobat Reader 3.x)

View more information about generic part numbers:SN74LVC112A

Go to the Engineering Design Center to locate information on other TI Semiconductor devices.

SemiconductorsSearchFeedbackTI Home
(c) Copyright 1998 Texas Instruments Incorporated. All rights reserved.
Trademarks, Important Notice!