SOME PRACTICAL CIRCUITS

Amplifier circuits for gate signals 47
Power output circuits 48
Set and reset circuits 50
Scalers 52
Multiple-input gates 53
Binary-to-decimal converter 54
Preset counters 55

MOUNTING THE CIRCUIT BLOCKS 58
Mounting components 59

SOME APPLICATIONS OF CIRCUIT BLOCKS 63
Digital computer 63
Digital voltmeter 66
Automatic control of a hydraulic press 67
The information given in this Bulletin does not imply a licence under any patent.
General Information on Circuit Blocks

APPEARANCE

A circuit block is a small encapsulated unit containing a basic electronic circuit, designed to accept and operate upon a specific type of input signal and to produce a specific type of electrical output. A number of different blocks can be combined to form larger parts of an electronic digital system.

The dimensions of all circuit blocks are approx. 54 mm x 24 mm x 11 mm (see Fig. 1). Out of one side of 54 mm x 11 mm emerge ten wire terminals of 0.7 mm diameter and 15 mm length. The distances between the wires are 5.08 mm (0.2 ins.) in accordance with the I.E.C. standard hole grid for printed-wiring boards.

The blocks are colour-coded, a different colour being used for each group of functions.

TYPES OF CIRCUIT BLOCK

The following circuit blocks are available:

<table>
<thead>
<tr>
<th>description</th>
<th>colour</th>
<th>abbreviation</th>
<th>type number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pulse shaper</td>
<td>green</td>
<td>PS1</td>
<td>B8 950 00</td>
</tr>
<tr>
<td>Flip-flop</td>
<td>red</td>
<td>FF1</td>
<td>B8 920 00</td>
</tr>
<tr>
<td>One-shot multivibrator</td>
<td>green</td>
<td>OS1</td>
<td>B8 950 01</td>
</tr>
<tr>
<td>Twin emitter follower</td>
<td>yellow</td>
<td>2.EF1</td>
<td>B8 940 01</td>
</tr>
<tr>
<td>Emitter follower/inverter amplifier</td>
<td>yellow</td>
<td>EF1/IA1</td>
<td>B8 940 00</td>
</tr>
<tr>
<td>Twin inverter amplifier</td>
<td>yellow</td>
<td>2.IA1</td>
<td>B8 940 02</td>
</tr>
<tr>
<td>Twin 2-input negative gate</td>
<td>orange</td>
<td>2.2N1</td>
<td>B8 930 01</td>
</tr>
<tr>
<td>Twin 3-input negative gate</td>
<td>orange</td>
<td>2.3N1</td>
<td>B8 930 00</td>
</tr>
<tr>
<td>Twin 2-input positive gate</td>
<td>orange</td>
<td>2.2P1</td>
<td>B8 930 03</td>
</tr>
<tr>
<td>Twin 3-input positive gate</td>
<td>orange</td>
<td>2.3P1</td>
<td>B8 930 02</td>
</tr>
<tr>
<td>Twin inverter amplifier</td>
<td>yellow</td>
<td>2.IA2</td>
<td>B8 940 05</td>
</tr>
<tr>
<td>Twin emitter follower</td>
<td>yellow</td>
<td>2.EF2</td>
<td>B8 940 03</td>
</tr>
</tbody>
</table>
TYPE NUMBERING SYSTEM

The figures of which the type number is composed have the following meaning:

B8 900 00 01

- Reserved for minor changes
- Serial number
- Mechanical design
- Main circuit function
- 2 (red) - elements with a memory function
- 3 (orange) - gate circuits
- 4 (yellow) - amplifying elements
- 5 (green) - signal generators and pulse-shaping elements
- 6 (blue) - miscellaneous
- 8 - special circuits (no functional guarantee)
- 9 - standard circuits (functional guarantee).

ADVANTAGES OF CIRCUIT BLOCKS

Some of the outstanding advantages of circuit blocks are:

- saving of time and effort in the development and manufacture of electronic equipment;
- saving of handling, mounting and testing costs in manufacture;
- high and constant quality level;
- simplification of stock-keeping and ordering;
- rationalisation through standardised units.

FIELDS OF APPLICATION

Circuit blocks can in general be used in all digital data-handling equipment, such as:

a. test and measuring set-ups in research and development laboratories etc.;
b. bread-board models and prototypes of electronic equipment;
c. equipment or systems that are manufactured in units or in small series (project work);
d. normal or large series of measuring, regulating and control equipment, computer, telecommunication equipment, various production machines etc.

CONSTRUCTION

The construction of the circuit block can easily be seen in the cut-away view of Fig.2.

The electronic components, of which the circuit is made up (transistors, diodes, resistors, capacitors) are mounted on a printed-wiring board. This board is provided with plated-through holes to ensure reliable joints due to the large contact area of soldered contacts. The connecting leads are also mounted on the printed-wiring board.

Protection against mechanical shock and vibration is provided by the potting compound, whilst atmospheric influences are excluded by the sealing compound, by which the synthetic resin case is hermetically closed.

For the sake of reference the connecting leads are numbered (1 to 10), whilst the type number and the colour coding simplifies assembly and service.
ELECTRICAL CHARACTERISTICS

Besides passive network elements (resistors, capacitors), only semiconductor devices are incorporated in the circuit blocks, viz. transistors, Ge-diodes and Si-diodes. As a result the inherent advantages of these semiconductors are reflected in the properties of the circuit blocks, such as low supply voltages and small power dissipation.

The standard supply voltage of the circuit blocks is +6 V and/or -6 V (±10%), so that no special measures with respect to insulation and protection need be taken.

The power dissipation of the blocks is so small (20 to 100 mW) that no special precautions are necessary with regard to cooling.
Design Considerations and Reliability

The main problem in the design of electronic equipment is to find a good solution to the problem of attaining an optimum level of reliability. The effective functional reliability of an electronic apparatus is - once a given circuit has been determined - exclusively dependent on the stability of the characteristics of the circuit components during their lives.

Though the drift of the characteristics of the present-day components has already been brought down to a very low value, the circuit has to be designed so as to be capable of accepting the still remaining drift. This factor and the nominal spread in the component values determines the total spread to be reckoned with during life.

A very safe design can be achieved by adopting the so-called "worst-case design" principle, in which these total spreads in their most unfavourable combination are taken as a design basis. As far as systematic failures are concerned, these considerations lead to a very safe circuit.

Generally, the performance of a circuit, designed on this basis, is rather poor, however, because of the extreme tolerance combinations that have been taken into account. On the other side, the probability that these extreme combinations occur is practically nil, the probability of "survival" of the circuit element being completely dependent on sudden failures, which are mostly of a non-systematic and catastrophic nature.

The choice of the components in the circuit blocks, the provisions taken in the manufacture of these components, as well as the special protective measures lead to a strong reduction of such sudden failures. Furthermore, a very safe electronic design procedure is followed, applying all available knowledge on the specific statistic behaviour of the components. In this way units with a high standard of reliability, a long life and a high electronic performance are obtained.

It stands to reason that a good performance of the circuit blocks can only be guaranteed, if the user, in his turn, sticks to the operating conditions given by the manufacturer. These operating conditions and guarantee, which apply to all types of circuit block, are given below.

CIRCUIT PERFORMANCE AND GUARANTEE

The circuit blocks are guaranteed to work properly at the maximum speed of operation under maximum load conditions as given in the "Technical Data" (see p. 14 ff) in the temperature range of -20 °C to +60 °C (-4 °F to +140 °F).

Though the circuit blocks function reliably at any combination of the margins given with respect to supply voltage and ambient temperature, the maximum operational safety margin and the maximum life can be expected by operating the units as closely as possible to the given nominal values of +6 V and -6 V for the supply voltages and 25 °C (77 °F) for the ambient temperature.

Apart from some output devices the circuit blocks are designed for an operational speed of 100 kc/s. Because of the large safety margin that has already been taken into account, no further speed-derating is necessary.
Under nominal no-load conditions a flip-flop will operate up to many hundreds of kc/s. Under the most unfavourable conditions of load and supply voltage (even under end-of-life conditions), a large safety margin above the stated maximum speed will still remain.

TEST SPECIFICATIONS
Before and during manufacture samples of circuit blocks are regularly subjected to the following tests.

(1) Shock test and vibration test according to method 201 of MIL-STD-202, terminals tested on strength, test on mounting, soldering, lacquer and coding, heating tests.

(2) Corrosion test (salt haze), according to method 101 of MIL-STD-202 (condition B, 50 hours).

(3) Temperature cycling test, according to method 102 of MIL-STD-202 (5 cycles from -20 °C to +65 °C).

(4) Dip test, according to method 104 of MIL-STD-202 (2 cycles 65 °C/20 °C, condition B, NaCl).

(5) Accelerated humidity test, according to method 106 of MIL-STD-202 (10 cycles 65 °C).

(6) Prolonged humidity test (units not operating), according to method C of BCMT (40 °C, relative humidity: 90% to 95%, duration longer than 2000 hours, functional marginal measurements after 100, 250, 1000 etc. hours).

(7) As item 6, but units operating under the most unfavourable electrical conditions.
The Design of a Circuit with Circuit Blocks

BLOCK DIAGRAM
The growing complexity of the electronic system of to-day calls for a simple logical unambiguous way of representation in the system circuit diagram. Effective use is made of a block diagram, in which each symbol represents a specific unit function, which may represent a system component of different complexity. Such a block in the diagram may denote, for instance, anything between a complete production plant and a small basic electronic function, such as a flip-flop, a gate circuit etc. The latter can be considered as basic building bricks for electronic systems. The circuit blocks belong to this category, each type representing a single functional element or a combination of two of such elements.

BASIC LOGIC SYMBOLS
When a logic circuit is to be designed, whether it should be equipped with circuit blocks or any other elements, it may be useful to make up a block diagram without paying any attention to the technical set-up for the time being. In such a block diagram use can be made of symbols of purely functional elements, some of which are shown in Fig.3.

![Symbols for logic circuits.](image)

From the symbols in Fig.3 only the and-gate, the or-gate and the inverter perform a purely logic function. According to the Boolean algebra the relations between the output signal and the input signal of these elements are as follows:

**AND-gate:** (Fig.3d): \[ P = A \cdot B \cdot C \cdot \ldots \cdot N \]

**OR-gate:** (Fig.3e): \[ P = A + B + C + \ldots + N \]

**Inverter** (Fig.3h): \[ P = \overline{A} \quad (\overline{A} = \neg A) \]
A, B, C etc. can attain the values "0" (no signal) and "1" (signal). It should be remembered, that in terms of Boolean algebra $1 + 1 = 1$, so that the value of $P$ in the OR-gate can never exceed 1. The action of the inverter is such, that an input signal "0" produces an output signal "1", or the reverse ($\overline{0} = 1$, $\overline{1} = 0$).

COMBINATION OF LOGIC SYMBOLS

When Boolean functions of a more complex character than those of the AND-gate, the OR-gate or the inverter are dealt with, combinations of these elements must be used. As an example the function $P = A \cdot (B + C)$ will be considered. This function is performed by the following logic circuit (Fig. 4).

![Logic circuit for obtaining the function $P = A \cdot (B + C)$](image)

In some cases, and specially when a particular arrangement cannot be used for technical reasons, another arrangement can be found by converting the function into an equivalent function, whereby the rules of Boolean algebra may come in useful. The function $P = A \cdot (B + C)$ can be converted into the function $P = \overline{A} + \overline{B} \cdot \overline{C}$, which corresponds to the logic circuit of Fig. 5. From the Table below, in which all combinations of A, B and C are considered, it can easily be seen that the functions $P = A \cdot (B + C)$ and $P = \overline{A} + \overline{B} \cdot \overline{C}$ are equivalent.

![Logic circuit for obtaining the function $P = \overline{A} + \overline{B} \cdot \overline{C}$](image)

<table>
<thead>
<tr>
<th>A</th>
<th>B</th>
<th>C</th>
<th>$\overline{A}$</th>
<th>$\overline{B}$</th>
<th>$\overline{C}$</th>
<th>$B \cdot C$</th>
<th>$\overline{B} \cdot \overline{C}$</th>
<th>$A(B+C)$</th>
<th>$A(B+C)$</th>
<th>$\overline{A} + \overline{B} \cdot \overline{C}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
RULES OF BOOLEAN ALGEBRA

The equations given below can be used advantageously to simplify and convert logic functions. They can easily be verified by making up tables as shown above.

\[
\begin{align*}
A + 0 &= A \\
A + 1 &= 1 \\
A + A &= A \\
A + \overline{A} &= 1 \\
A + AB &= A \\
A + B + C &= A + B + C \\
A(B + C) &= AB + AC \\
A + B + C + N &= A \cdot B \cdot C \cdot N \\
A \cdot B \cdot C &= A \cdot B \cdot C \\
\overline{A} + \overline{B} + \overline{C} + N &= A \cdot B \cdot C \cdot N \\
\overline{A} \cdot \overline{B} \cdot \overline{C} &= A \cdot B \cdot C \\
(A + B)(A + C) &= A + B + C \\
A \cdot 0 &= 0 \\
A \cdot 1 &= A \\
A \cdot A &= A \\
A \cdot \overline{A} &= 0 \\
A(A + B) &= A \\
(A \overline{A} + B) &= AB \\
A + B + C + \cdots &= A \cdot B \cdot C \cdot \cdots \\
A \cdot B \cdot C \cdot \cdots &= A \cdot B \cdot C \cdot \cdots \\
A + B + C &= A + B + C \\
A \cdot B \cdot C &= A \cdot B \cdot C \\
\overline{A} + \overline{B} + \overline{C} &= \overline{A} + \overline{B} + \overline{C} \\
A + B + C + N &= A \cdot B \cdot C \cdot N \\
A \cdot B \cdot C &= A \cdot B \cdot C \\
\overline{A} + \overline{B} + \overline{C} &= \overline{A} + \overline{B} + \overline{C} \\
A \cdot B \cdot C &= A \cdot B \cdot C \\
\overline{A} \cdot \overline{B} \cdot \overline{C} &= \overline{A} \cdot \overline{B} \cdot \overline{C} \\
(A + B)(A + C) &= A + B + C
\end{align*}
\]

ALLOCATION OF THE SIGNAL VALUES

In digital systems the signal values "0" and "1" are allocated to binary voltage levels. In electronic circuits with circuit blocks the voltage levels occurring at the output of multivibrators are commonly used for this purpose, viz. approx. 0 V and < -3.8 V. In principle it is immaterial which of these levels is denoted by "0" or "1". In systems, where the majority of the elements are formed by PNP common emitter circuits (which is actually the case with circuit blocks) it may be preferable to denote the binary levels by "negative high" and "negative low". In the circuit blocks these levels are given the logic values "1" and "0" respectively ("negative low" approx. 0 V and "negative high" < -3.8 V).

Once the above system is accepted, the circuit block, indicated by "negative gate" acts as an AND-gate and the "positive gate" as an OR-gate. (in the opposite case ("0" for < -3.8 V and "1" for approx. 0 V), the negative gate performs the OR function and the positive gate the AND function.)

SYMBOLS FOR CIRCUIT BLOCKS

After the block diagram with logic symbols has been made up, the logic symbols should be translated into circuit blocks. To this end it may be useful to make a second diagram in which the logic symbols are replaced by symbols representing the corresponding circuit blocks. The latter symbols, recommended for this purpose, have been entered in the Technical Data of the circuit blocks. Each of these symbols consists of a rectangle, in which the type of circuit block and the connections are indicated (Fig.6). Since also the reference numbers of the connecting leads are indicated in the symbol, the equipment can be constructed directly from the circuit block diagram.

In Fig. 7 an example is given of how logic symbols can be combined so as to obtain an arrangement that can be built up from circuit blocks.
Fig. 7. Combination of logic functional symbols into circuit blocks.

THE LOADING TABLE

Since the loadibility of circuit blocks is limited, they may not be arranged arbitrarily. A circuit block diagram, made up from a diagram with logic symbols, should be carefully checked on the basis of the Loading Table given on page 40. If a specific combination of circuit blocks appears to be inadmissible, it should be rearranged into a permissible combination. As was already discussed on page 12, Boolean algebra can be used for this purpose.

In some cases a loading differing slightly from that given in the Loading Table may be possible. This must be considered with the following limitations in mind:

1. the maximum permissible output current of the driving stage;
2. the minimum required input current of the driving stage;
3. the maximum permissible input current of the driving stage;
4. the required voltage level at the input of the driven stage;
5. for AC inputs: the maximum rise time of the input signal of the driving stage.

The above limitations can be derived from the Technical Data.
Technical Data (tentative)

PULSE SHAPER (PS1)

The unit B8 950 00 contains a transistor squaring-amplifier followed by an inverter circuit. The transistors are medium-speed switching types OC 47 or equivalent items.

A DC input signal having an amplitude exceeding the input threshold-voltage of the unit, is inverted and re-shaped into the standard DC level at the output. The output voltage transients are very short and can be used for driving other circuit blocks, multivibrator circuits included.

*Frequency range:* 0-100 kc/s

*Ambient-temperature range:* -20 to + 60 °C

*Weight:* approx. 19 g.

CIRCUIT DATA

Terminal: 1 = Q = output
2 = internally connected
3 = internally connected
4 = P = supply + 6 V
5 = W = input
6 = internally not connected
7 = E = common supply 0 V
8 = internally not connected
9 = internally connected
10 = N = supply -6 V

POWER SUPPLY

Terminal 4: $V_P = +6 V \pm 10\%$, $I_P = 0.27 mA$)
7: $E = 0 V$ common
10: $V_N = -6 V \pm 10\%$, $I_N = 3.8-6.8 mA$)

Nominal value of the current

INPUT-SIGNAL REQUIREMENTS 2)

"ON" THRESHOLD

Required input current $I_W = \text{min. } 0.18 mA$)
Input-voltage threshold $V_W = \text{min. } 0.75 V$
Limiting value of input current $I_W = \text{max. } 10 mA$

INPUT LEVEL "NEGATIVE LOW".

Limiting value of input voltage $V_W = \text{max. } 10 V$
Input capacitance: about 20 pF

1) The sign is positive when the current flows towards the circuit.

2) These data only apply to the most adverse working condition for a combination of units, namely to supply voltages $V_N = -5.4 V$ and $V_P = +6.6 V$. Unless differently specified, all the voltage and current figures represent absolute maximum values.
OUTPUT CHARACTERISTICS 2)

INPUT LEVEL "NEGATIVE HIGH" (TRANSISTOR $T_3$ CONDUCTING)

Voltage $-V_Q =$ max. 0.2 V
Load current $-I_Q =$ max. 1.2 mA

INPUT LEVEL "NEGATIVE LOW" (TRANSISTOR $T_3$ NON-CONDUCTING)

Voltage $-V_Q =$ min. 3.8 V
Load current $I_Q =$ max. 0.6 mA

Maximum capacitive load for high-speed operation: 1000 pF.

When the maximum capacitive and resistive loads are applied simultaneously, some reduction in maximum switching speed may occur.

SWITCHING AND DELAY TIMES

A square-wave input signal is assumed.

![Fig. 10.]

UNIT UNLOADED

Rise time $t_r =$ max. 0.2 $\mu$sec
Rise delay $t_{rd} =$ max. 0.1 $\mu$sec
Fall time $t_f =$ max. 0.2 $\mu$sec
Fall delay $t_{fd} =$ a function of driving current

OUTPUT IMPEDANCE

Positive-going output voltage $R_i = 100 \ \Omega$
Negative-going output voltage $R_i = 2200 \ \Omega$
FLIP-FLOP (FF1)
type B8 920 00
(colour: red)

The unit B8 920 00 contains a transistor bi-stable multivibrator circuit. The transistors are medium-speed switching types OC 46 or equivalent items.

The circuit constitutes a memory function when driven by means of a DC level or a positive-going voltage step (AC signal), and it can also be used as a binary scale-of-two with a positive-going input signal.

Frequency range: 0-100 kc/s
Ambient temperature range: -20 to +60°C
Weight: approx. 22 g

CIRCUIT DATA
Terminal 1 = Q2 = output transistor 2
2 = A2 = AC input transistor 2
3 = A1 = AC input transistor 1
4 = W2 = DC input transistor 2
5 = P2 = supply +6 V
6 = E = common supply 0 V
7 = P1 = supply +6 V
8 = N = supply -6 V
9 = W1 = DC input transistor 1
10 = Q1 = output transistor 1

POWER SUPPLY
Terminal 5: $V_{P2} = +6 \text{ V} \pm 10\%$, $I_{P2} = 0.15 \text{ mA}^1$
6: $V_E = 0 \text{ V}$ common
7: $V_{P1} = +6 \text{ V} \pm 10\%$, $I_{P1} = 0.15 \text{ mA}^1$
8: $V_N = -6 \text{ V} \pm 10\%$, $I_N = 6 \text{ mA}^1$

INPUT-SIGNAL REQUIREMENTS\(^2\)

AC INPUT SIGNAL (A terminals)
A positive-going voltage step is applied to terminal $A_1$ or $A_2$, or to both terminals interconnected in the case of binary scale-of-two applications. This voltage step drives the transistor $T_1$ ($T_2$) into the non-conducting state.

Driving Signal
Rise time: $t_r = \text{max. } 0.4 \mu\text{sec}$
Voltage: $-V_{AM} = \text{min. } 3.8 \text{ V}$

Length of driving pulse: $t = \text{min. } 0.5 \mu\text{sec}$
Input noise level: $V_{N} = \text{max. } 1 \text{ V}$

DC INPUT SIGNAL (W terminals)
A DC voltage level is applied to terminal $W_1$ or $W_2$. A positive voltage drives the transistor $T_1$ ($T_2$) into the non-conducting state, and a negative voltage drives it into the conducting state.
**TRANSISTOR CONDUCTING**

- Input current: $-I_W = \text{min. } 0.4 \text{ mA}^1$ ($-V_W = \text{approx. } 0.3 \text{ V}$)
- Limiting value: $R_W = \text{max. } 5 \text{ mA}^1$
- Input resistance: $R_W = \text{approx. } 800 \Omega$

**TRANSISTOR NON-CONDUCTING**

- Input current: $I_W = \text{min. } 1 \text{ mA}^1$
- Input voltage: $V_W = \text{min. } 0.2 \text{ V}$
- Limiting value: $R_W = \text{max. } 10 \text{ V}$
- Input resistance: $R_W = \text{approx. } 5600 \Omega$

**OUTPUT CHARACTERISTICS**

**TRANSISTOR CONDUCTING**

- Output voltage: $-V_O = \text{max. } 0.2 \text{ V}$
- Load current: $-I_O = \text{max. } 2.5 \text{ mA}^1$

**TRANSISTOR NON-CONDUCTING**

- Output voltage: $-V_O = \text{min. } 3.8 \text{ V}$
- Load current: $I_O = \text{max. } 0.7 \text{ mA}^1$

Load currents of equal sign, up to the maximum figures given, can be drawn from the two output terminals simultaneously. In the case of simultaneous load currents of opposite sign, a substantial reduction in maximum load current must be taken into account.

Maximum capacitive load: 2000 pF

When the maximum capacitive and resistive loads are applied simultaneously, some reduction in maximum switching speed may occur.

**SWITCHING AND DELAY TIMES**

A square-wave input signal (A terminals) is assumed.

**UNIT UNLOADED**

![Fig. 14](image)

- Rise time: $t_r = \text{max. } 0.3 \mu\text{sec}$
- Rise delay: $t_{rd} = \text{max. } 0.8 \mu\text{sec}$
- Fall time: $t_f = \text{max. } 2 \mu\text{sec}$
- Fall delay: $t_{fd} = \text{max. } 0.6 \mu\text{sec}$

**OUTPUT IMPEDANCE**

- Positive-going output voltage: $R_i = 100 \Omega$
- Negative-going output voltage: $R_i = 1000 \Omega$

---

1) The sign is positive when the current flows towards the circuit.
2) These data apply to the most adverse working condition for a combination of units, namely to supply voltages $V_N = -5.4 \text{ V}$ and $V_P = +6.6 \text{ V}$. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
ONE-SHOT MULTIVIBRATOR (OS1)

Type B8 950 01
(colour: green)

The unit B8 950 01 contains a transistor monostable multivibrator circuit. The transistors are medium-speed switching OC47 or equivalent items.

When a positive-going voltage step is applied to terminal A2, the circuit generates a pulse on the Q-terminals. The length of the output pulse is determined by the value of the external capacitance C between the terminals 4 and 10.

Frequency range 0 -100 kc/s
Ambient temperature -20 to +60 °C
Weight approx. 20 g.

CIRCUIT DATA

<table>
<thead>
<tr>
<th>Terminal</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 = Q2</td>
<td>output 2</td>
</tr>
<tr>
<td>2 = A2</td>
<td>AC input 2</td>
</tr>
<tr>
<td>3 = W2</td>
<td>DC input 2</td>
</tr>
<tr>
<td>4 = Q1</td>
<td>output 1</td>
</tr>
<tr>
<td>5 = E</td>
<td>supply -6 V</td>
</tr>
<tr>
<td>6 = P</td>
<td>supply +6 V</td>
</tr>
<tr>
<td>7 = N</td>
<td>supply -6 V</td>
</tr>
<tr>
<td>8 = W1</td>
<td>DC input 2</td>
</tr>
<tr>
<td>9 = W1</td>
<td>DC input 2</td>
</tr>
</tbody>
</table>

POWER SUPPLY

Terminal 6: \( V_E = 0 \) V common
7: \( V_P = +6 \) V ±10%, \( I_P = 0.15 \) mA
8: \( V_N = -6 \) V ±10%, \( I_N = 6 \) mA Nominal value of the current

INPUT SIGNAL REQUIREMENTS

AC INPUT SIGNAL

A positive-going voltage step is applied to terminal A2.

Driving Signal

- Rise time \( t_r = \text{max.} \ 0.4 \ \mu\text{sec} \)
- Length of driving pulse \( t = \text{min.} \ 0.5 \ \mu\text{sec} \)
- Voltage \( V_{A2M} = \text{min.} \ 3.8 \) V \( = \text{max.} \ 10 \) V
- Input noise level: max. \( 1 \) V
- Input impedance: about 500 pF

DC INPUT SIGNAL

The W terminals are normally not used.
OUTPUT CHARACTERISTICS\textsuperscript{2)}

TRANSISTOR CONDUCTING

Output voltage \(-V_Q\) = max. 0.2 V
Load current \(-I_{Q1}\) = max. 2.2 mA\textsuperscript{1)}
\(-I_{Q2}\) = max. 0.5 mA\textsuperscript{1)}

TRANSISTOR NON-CONDUCTING

Output voltage \(-V_Q\) = min. 3.8 V
Load current \(I_{Q1}\) = max. 1.4 mA\textsuperscript{1)}
\(I_{Q2}\) = max. 0.7 mA\textsuperscript{1)}

Load currents of equal sign, up to the maximum figures given, can be drawn from the two output terminals simultaneously. In the case of simultaneous load currents of opposite sign, a substantial reduction in maximum load current must be taken into account.

The maximum capacitive load for high-speed operation is 2000 pF (a capacitive load on the \(Q\) terminal may increase the length of the output pulse by max. 25%).

When the maximum capacitive and resistive loads are applied simultaneously, some reduction in maximum switching speed may occur.

SWITCHING AND DELAY TIMES

A square-wave input signal is assumed (\(A_2\) terminal), and an amplitude \(V_{AM} = \) min. 3.8 V.

\(Q_1\) OUTPUT UNLOADED

Rise delay \(t_{rd}\) = max. 0.8 \(\mu\)sec
Rise time \(t_r\) = max. 0.3 \(\mu\)sec
Fall time \(t_f\) = dependent on the external capacitance between the terminals 4 and 10.

\(Q_2\) OUTPUT UNLOADED

Fall delay \(t_{fd}\) = max. 0.2 \(\mu\)sec
Fall time \(t_f\) = max. 1.8 \(\mu\)sec
Rise time \(t_r\) = max. 1 \(\mu\)sec

The rise time is too long to allow driving a second multivibrator circuit. In that case, the \(Q_1\) output should be used.

---

\textsuperscript{1)} The sign is positive when the current flows towards the circuit.
\textsuperscript{2)} These data only apply to the most adverse working condition for a combination of units, namely to supply voltages \(V_N = -5.4\) V and \(V_P = +6.6\) V. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
LENGTH OF THE OUTPUT PULSE

When the unit is unloaded, \( t = 2.2 \cdot 4.5 \, \mu \text{sec} \).

![Graph showing the pulse length as a function of the external capacitance C between terminals 4 and 10.]

Note 1 In case an electrolytic capacitor is used for C, take care that its + terminal is connected to terminal 4.

The use of electrolytic capacitors should be avoided when close-tolerance pulse lengths are required.

According as the C value is higher, the sensitivity to disturbing signals (mainly on the supply line -6 V) increases. In this case a large external blocking capacitor may be required between the -6 V supply and 0 V common, to be mounted close to the unit.

Note 2 The length \( t \) of the output pulse is affected by capacitively loading the \( Q_1 \) or \( Q_2 \) terminal. In general, \( t \) will be within 0 to +35% of the figures stated under "output unloaded".

STABILITY OF PULSE LENGTH

An increase in supply voltage \( V_N \) of 5% reduces the pulse length by less than 1%.

Any variation of the supply voltage \( V_P \) has practically no influence.

An increase in ambient temperature of 1°C reduces the pulse length by less than 0.5%.
The unit B8 940 01 contains two identical transistor emitter-follower circuits that constitute a non-inverting buffer-amplifier function with a low output impedance. The transistors are medium-speed switching types OC47 or equivalent items.

The unit is equipped with a tap on the output resistor for cases in which a level shift towards the positive supply line is required.

*Frequency range:* 0-100 kc/s  
*Ambient-temperature range:* -20 to +60 °C  
*Weight:* approx. 19 g

---

**CIRCUIT DATA**

<table>
<thead>
<tr>
<th>Terminal</th>
<th>Description</th>
<th>Voltage</th>
<th>Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 = Q₂</td>
<td>output</td>
<td>2 = T₂</td>
<td>tap output 2</td>
</tr>
<tr>
<td>3 = W₂</td>
<td>input 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 = P₂</td>
<td>supply 2, +6 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 = P₁</td>
<td>supply 1, +6 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6 = N₂</td>
<td>supply 2, -6 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7 = N₁</td>
<td>supply 1, -6 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8 = W₁</td>
<td>input 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9 = T₁</td>
<td>tap output 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10 = Q₁</td>
<td>output 1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**POWER SUPPLY**

<table>
<thead>
<tr>
<th>Terminal</th>
<th>Voltage</th>
<th>Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>4 = V₁</td>
<td>+6 V ± 10%</td>
<td>I₁ = 3.3-6.6 mA</td>
</tr>
<tr>
<td>5 = V₂</td>
<td>+6 V ± 10%</td>
<td>I₂ = 3.3-6.6 mA</td>
</tr>
<tr>
<td>6 = V₁</td>
<td>-6 V ± 10%</td>
<td>I₁ = 3.3-9.5 mA</td>
</tr>
<tr>
<td>7 = V₂</td>
<td>-6 V ± 10%</td>
<td>I₂ = 3.3-9.5 mA</td>
</tr>
</tbody>
</table>

Nominal value of the current

**INPUT-SIGNAL REQUIREMENTS**

**INPUT LEVEL "NEGATIVE HIGH"**

Voltage

- \( V_W = \max. V_N \)

Current

- \( I_W = \min. \frac{I_Q + 6.1}{33} \) mA

**INPUT LEVEL "NEGATIVE LOW"**

Limiting value

- \( I_W = \min. 0.07 \text{ mA} \)

Input capacitance:

- about 20 pF

---

1) The sign is positive when the current flows towards the circuit.

2) These data are derived from the most adverse working conditions for a combination of units, namely to supply voltages \( V_N = -5.4 \text{ V} \) and \( V_P = +6.6 \text{ V} \). Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
2.EF1

OUTPUT CHARACTERISTICS

INPUT LEVEL "NEGATIVE HIGH"
Amplitude \( -V_Q = -V_W + \text{approx.} \ 0.3 \ \text{V} \)
Load current \( -I_Q = \text{max.} +33 \ I_W + 6.1 \ \text{mA} \)
\( -I_T = \text{max.} +33 \ I_W + 5.2 \ \text{mA} \)
Limiting value \( I_Q = \text{max.} 3.3 \ \text{mA} \)
\( I_T = \text{max.} 2.9 \ \text{mA} \text{ at } -V_T = 0.5 \ \text{V} \)

INPUT LEVEL "NEGATIVE LOW"
Amplitude \( -V_Q = -V_W + \text{max.} 0.3 \ \text{V} \)
Load current \( I_Q = \text{max.} 2.2 \ \text{mA} \)

Maximum capacitive load for high-speed operation: 1000 pF.

When the maximum capacitive and resistive loads are applied simultaneously, some reduction in maximum switching speed may occur.

SWITCHING TIMES
A square-wave input signal is assumed with an amplitude of min. 3.8 V.

\[ V_W \]
\[ 10\% \]
\[ 90\% \]
\[ t_f \]
\[ t_r \]

UNIT UNLOADED
Fall time \( t_f = \text{max.} \ 0.1 \ \mu\text{sec} \)
Rise time \( t_r = \text{max.} \ 0.1 \ \mu\text{sec} \)

OUTPUT IMPEDANCE
Positive-going output voltage \( R_i = \text{approx.} \ 2000 \ \Omega \)
Negative-going output voltage \( R_i = \text{max.} \ 0.03 \ \Omega \text{ (Zg being the generator impedance of the unit driving the W terminal)} \)

For footnotes see page 21.
EMITTER FOLLOWER/INVERTER AMPLIFIER (EF1/IA1)

type B8 940 00
(colour: yellow)

The unit B8 940 00 contains one transistor emitter-follower circuit and one transistor inverter circuit. The transistors are medium-speed switching types OC47 or equivalent items.

The two circuits, i.e. the standard circuits EF1 and IA1, can be used either independently or in combination.

Frequency range: 0-100 kc/s
Ambient-temperature range: -20 to +60 °C
Weight: approx. 19 g.

CIRCUIT DATA

Terminal 1 = $O_2$ = output 2
  2 = $E_2$ = common supply 0 V
  3 = $W_2$ = input 2
  4 = $P_2$ = supply +6 V
  5 = $P_1$ = supply +6 V - EF1
  6 = $N_2$ = supply -6 V - IA1
  7 = $N_1$ = supply -6 V
  8 = $W_1$ = input 1
  9 = $T_1$ = tapped output 1
  10 = $Q_1$ = output 1

Fig. 24.

POWER SUPPLY

Terminal 2: $V_{E_2} = 0$ V common
  4: $V_{P_2} = +6$ V ± 10%, $I_{P_2} = 0.12$ mA 1)
  5: $V_{P_1} = +6$ V ± 10%, $I_{P_1} = 3.3$-6.6 mA 1)
  6: $V_{N_2} = -6$ V ± 10%, $I_{N_2} = 0$-6 mA 1)
  7: $V_{N_1} = -6$ V ± 10%, $I_{N_1} = 3.3$-9.5 mA 1)

Nominal value of the current

1) The sign is positive when the current flows towards the circuit.

For input-signal requirements, output characteristics, switching and delay times, see B8 940 02 (IA1) and B8 940 01 (EF1).
The unit B8 940 02 contains two identical transistor inverter circuits. The transistors are medium-speed switching types OC47 or equivalent items.

The circuits constitute an inverting (NOT) function when driven by a signal on the W terminal.

**Frequency range:**
0-100 kc/s

**Ambient-temperature range:**
-20/+60 °C

**Weight:**
approx. 19 g.

### CIRCUIT DATA

**Terminal 1 = Q2 = output 2**
**2 = W2 = input 2**
**3 = E2 = common supply 0 V (2)**
**4 = E1 = common supply 0 V (1)**
**5 = P2 = supply +6 V (2)**
**6 = P1 = supply +6 V (1)**
**7 = N2 = supply -6 V (2)**
**8 = N1 = supply -6 V (1)**
**9 = W1 = input 1**
**10 = Q1 = output 1**

### POWER SUPPLY

**Terminal 3:** $V_{E2} = 0$ V common

**4:** $V_{E1} = 0$ V common

**5:** $V_{P2} = +6$ V ± 10 %, $I_{P1} = 0.12$ mA

**6:** $V_{P1} = +6$ V ± 10 %, $I_{P2} = 0.12$ mA

**7:** $V_{N2} = -6$ V ± 10 %, $I_{N1} = 0.6$ mA

**8:** $V_{N1} = -6$ V ± 10 %, $I_{N2} = 0.6$ mA

Nominal value of the current

### INPUT-SIGNAL REQUIREMENTS

#### AC INPUT SIGNAL

**Transistor conducting**

- $V_W = \text{min. } 3.8$ V
- $V_W = \text{max. } 10$ V
- Input impedance: equivalent to a capacitance of about 400 pF

**Transistor non-conducting**

- $V_W = \text{max. } 0.3$ V

#### DC INPUT SIGNAL

**Transistor conducting**

- $V_W = \text{min. } 3.8$ V
- Current

**Transistor non-conducting**

- $V_W = \text{max. } 0.3$ V
- $V_W = \text{max. } 10$ V
OUTPUT CHARACTERISTICS\(^2\)

**TRANSISTOR CONDUCTING**

Voltage \(-V_Q = \text{max.} \ 0.2 \text{ V}\)
Load current \(-I_Q = \text{max.} \ 4.3 \text{ mA}\)
\(= \text{max.} \ 10 \text{ mA}\) when the N terminal is floating

**TRANSISTOR NON-CONDUCTING**

Voltage \(-V_Q = \text{min.} \ 3.8 \text{ V}\)
Load current \(I_Q = \text{max.} \ V_N\)
Maximum capacitive load for high-speed operation: 2000 pF.
When the maximum capacitive and resistive loads are applied simultaneously, some reduction in maximum switching speed may occur.

SWITCHING AND DELAY TIMES

A square-wave input signal is assumed.

\[\begin{align*}
\text{UNIT UNLOADED} \\
\text{Rise time} \quad t_r &= \text{max.} \ 0.3 \mu\text{sec} \\
\text{Rise delay} \quad t_{rd} &= \text{max.} \ 0.1 \mu\text{sec} \\
\text{Fall time} \quad t_f &= \text{max.} \ 2 \mu\text{sec} \\
\text{Fall delay} \quad t_{fd} &= \text{max.} \ 0.6 \mu\text{sec}
\end{align*}\]

\[\begin{align*}
\text{OUTPUT IMPEDANCE} \\
\text{Positive-going output voltage} \quad R_i &= 100 \ \Omega \\
\text{Negative-going output voltage} \quad R_i &= 1000 \ \Omega
\end{align*}\]

---

1) The sign is positive when the current flows towards the circuit.

2) These data only apply to the most adverse working conditions for a combination of units, namely to supply voltages \(V_N = -5.4 \text{ V}\) and \(V_P = +6.6 \text{ V}\). Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
The unit B8 930 01 contains two two-input germanium-diode gates, that perform an AND logical operation on negative input-voltage signals.

The two gate circuits are identical and can be used separately or combined into a multiple-input gate by interconnecting the output terminals $Q_1$ and $Q_2$. In this latter case, only one negative supply terminal should be used.

**Frequency range:** 0-100 kc/s

**Ambient-temperature range:** -20 to +60 °C

**Weight:** approx. 20 g

**CIRCUIT DATA**

Terminal 1 = $N_1$ = supply -6 V (1)
2 = $W_1$ = input 1
3 = $W_3$ = input 3
4 = not connected
5 = $Q_1$ = output 1
6 = $Q_2$ = output 2
7 = not connected
8 = $W_2$ = input 2
9 = $W_4$ = input 4
10 = $N_2$ = supply -6 V (2)

**POWER SUPPLY**

Terminal 1: $V_{N1}$ = -6 V ± 10%, $-I_{N1}$ = 0 - 0.5 mA
10: $V_{N2}$ = -6 V ± 10%, $-I_{N2}$ = 0 - 0.5 mA

Nominal value of the current

**INPUT-SIGNAL REQUIREMENTS**

**CURRENT**

For the input terminal $W_n$ having the least negative voltage level:

$I_{Wn} = \max. 0.48 \text{ mA}^1$ ($W_n$ terminal at 0 V) + 0.04 mA

for each other $W$ terminal at -6 V ($I_Q = 0$).

**VOLTAGE**

Under all circumstances normally encountered when the unit is used in conjunction with other circuit blocks:

$V_{Wn} = V_Q + (0.1 \text{ to } 0.5) \text{ V}$, dependent on the input current $I_{Wn}$.

---

1) The sign is positive when the current flows towards the circuit.

2) These data only apply to the most adverse working conditions for a combination of units, namely to a supply voltage $V_N = -5.4 \text{ V}$. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
OUTPUT CHARACTERISTICS

CURRENT
At \(-V_Q = 0.3\ V\), \(I_Q = \text{max. } 0.48\ \text{mA}\) +
\(\text{max. } 0.04\ \text{mA}\) for each other \(W\) terminal at -6 V.

OUTPUT LOAD IMPEDANCE
When \(V_Q\) is positive-going, the output load impedance approximates the output impedance of the driving circuit. When \(V_Q\) is negative-going, the output load impedance is \(\text{max. } 13\ \text{k} \Omega\).

LIMITING VALUES
Current through conducting diode \(I_{WC}\) = \(\text{max. } 10\ \text{mA}\).
Voltage between terminals \(N\) and \(W\) = \(\text{max. } 30\ \text{V}\).
2.3N1

TWIN NEGATIVE GATE (2.3N1)
type B8 930 00
(colour: orange)

The unit B8 930 00 contains two three-input germanium-diode gates, that perform an AND logical operation on negative input-voltage signals.

The two gate circuits are identical and can be used separately or combined into a multiple-input gate by interconnecting the output terminals $Q_1$ and $Q_2$. In this latter case, only one negative supply terminal should be used.

\begin{align*}
F & \text{requency range} & 0-100 \text{ kc/s} \\
A & \text{mbient-temperature range} & -20 \text{ to } +60 \degree C \\
W & \text{eight} & \text{approx. 20 g.}
\end{align*}

CIRCUIT DATA

Terminal 1 = $N_1$, supply -6 V (1)
2 = $W_2$, input 1
3 = $W_3$, input 3
4 = $W_5$, input 5
5 = $Q_1$, output 1
6 = $Q_2$, output 2
7 = $W_2$, input 2
8 = $W_4$, input 4
9 = $W_6$, input 6
10 = $N_2$, supply -6 V (2)

POWER SUPPLY

Terminal 1: $V_{N1} = -6 \text{ V} \pm 10 \%$, $-I_{N1} = 0 - 0.5 \text{ mA} \text{ 1)}$
10: $V_{N2} = -6 \text{ V} \pm 10 \%$, $-I_{N2} = 0 - 0.5 \text{ mA} \text{ 1)}$

INPUT-SIGNAL REQUIREMENTS 2)

CURRENT

For the input terminal $W_n$ having the least negative voltage level:

$$I_{W_n} = \text{max. } 0.48 \text{ mA} \text{ 1)} (W_n \text{ terminal at } 0 \text{ V}) +$$
$$\text{max. } 0.04 \text{ mA} \text{ 1)} \text{ for each other } W \text{ terminal at } -6 \text{ V} (I_Q = 0).$$

VOLTAGE

Under all circumstances normally encountered when the unit is used in conjunction with other circuit blocks:

$$V_{W_n} = V_Q + (0.1 \text{ to } 0.5) \text{ V},$$
dependent on the input current $I_{W_n}$.

1) The sign is positive when the current flows towards the circuit.

2) These data only apply to the most adverse working conditions for a combination of units, namely to a supply voltage $V_N = -5.4 \text{ V}$. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
OUTPUT CHARACTERISTICS$^2$)

CURRENT
At $V_Q = 0.3 \text{ V}$, $I_Q = \text{max. } 0.48 \text{ mA} \text{) +}$
$+ \text{max. } 0.04 \text{ mA} \text{) for each other } W \text{ terminal at } -6 \text{ V.}$

OUTPUT LOAD IMPEDANCE
When $V_Q$ is positive-going, the output load impedance approximates the output impedance of the driving circuit. When $V_Q$ is negative-going, the output load impedance is max. $13 \text{ k}\Omega$.

LIMITING VALUES
Current through conducting diode $I_{WC} = \text{max. } 10 \text{ mA}$
Voltage between terminals $W$ and $W$: max. $30 \text{ V}$. 
TWIN POSITIVE GATE (2.2P1)

The unit B8 930 03 contains two two-input silicon-diode gates, that perform an OR logical operation on negative input-voltage signals.

The two gate circuits are identical and can be used separately or combined into a multiple-input gate by interconnecting the output terminals $Q_1$ and $Q_2$. In this latter case, only one positive supply terminal should be used.

Frequency range
Ambient-temperature range
Weight

CIRCUIT DATA

Terminal 1 = $P_1$ = supply +6 V (1)
2 = $W_1$ = input 1
3 = $W_3$ = input 3
4 = not connected
5 = $Q_1$ = output 1
6 = $Q_2$ = output 2
7 = not connected
8 = $W_2$ = output 2
9 = $W_4$ = input 4
10 = $P_2$ = supply +6 V (2)

POWER SUPPLY

Terminal 1: $V_{P1} = 6$ V ± 10 %, $I_{P1} = 0.05-0.1$ mA
10: $V_{P2} = 6$ V ± 10 %, $I_{P2} = 0.05-0.1$ mA

Nominal value of the current

INPUT-SIGNAL REQUIREMENTS AND OUTPUT CHARACTERISTICS

CURRENT

For the input terminal $W_n$ having the most negative voltage level:

$-I_{W_n} =$ approx. $I_Q +$ max. 0.07 mA (at $-V_Q = 1$ V)

Load current $I_Q =$ approx. $-I_{W_n} - 0.07$ mA

VOLTAGE

Under all circumstances normally encountered when the unit is used in conjunction with other circuit blocks:

$-V_{W_n} = -V_Q + (0.4$ to 1) V,

dependent on the input current $I_{W_n}$.

1) The sign is positive when the current flows towards the circuit.
2) These data only apply to the most adverse working conditions for a combination of units, namely to a supply voltage $V_P = +6.6$ V. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
OUTPUT LOAD IMPEDANCE

When $V_Q$ is negative-going, the output load impedance approximates the output impedance of the driving circuit. When $V_Q$ is positive-going, the output load impedance is max. 130 kΩ.

LIMITING VALUES

Current through conducting diode: $I_{\text{w c}} = \text{max. } 10 \text{ mA}$
Voltage between terminals $P$ and $W$: \text{max. } 30 \text{ V.}
2.3P1

TWIN POSITIVE GATE (2.3P1)

**type B8 930 02**

(colour: orange)

The unit B8 930 02 contains two three-input silicon-diode gates, that perform an OR logical operation on negative input-voltage signals.

The two gate circuits are identical and can be used separately or combined into a multiple-input gate by interconnecting the output terminals \( Q_1 \) and \( Q_2 \). In this latter case, only one positive supply terminal should be used.

**Frequency range**

0-100 kc/s

**Ambient temperature range**

-20 to +60 °C

**Weight**

approx. 20 g

---

**CIRCUIT DATA**

Terminal

1 = \( P_1 \) = supply +6 V (1)

2 = \( W_1 \) = input 1

3 = \( W_3 \) = input 3

4 = \( W_5 \) = input 5

5 = \( Q_1 \) = output 1

6 = \( Q_2 \) = output 2

7 = \( W_2 \) = input 2

8 = \( W_4 \) = input 4

9 = \( W_6 \) = input 6

10 = \( P_2 \) = supply +6 V (2)

---

**POWER SUPPLY**

Terminal

1: \( V_{P_1} = 6 \) V \( \pm 10 \%\), \( I_{P_1} = 0.05-0.1 \) mA \(^1\)}

10: \( V_{P_2} = 6 \) V \( \pm 10 \%\), \( I_{P_2} = 0.05-0.1 \) mA \(^1\)}

Nominal value of the current

---

**INPUT-SIGNAL REQUIREMENTS AND OUTPUT CHARACTERISTICS \(^2\)**

**CURRENT**

For the input terminal \( W_n \) having the most negative voltage level:

\[-I_{W_n} = \text{approx. } I_Q + \text{max. } 0.07 \text{ mA} \] (at \(-V_Q = 1 \) V)

Load current \( I_Q = \text{approx. } -I_{W_n} - 0.07 \text{ mA} \)

**VOLTAGE**

Under all circumstances normally encountered when the unit is used in conjunction with other circuit blocks:

\[-V_{W_n} = -V_Q + (0.4 \text{ to } 1) \text{ V}, \]

dependent on the input current \( I_{W_n} \).

---

\(^1\) The sign is positive when the current flows towards the circuit.

\(^2\) These data only apply to the most adverse working conditions for a combination of units, namely to a supply voltage \( V_P = +6.6 \) V. Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.
OUTPUT LOAD IMPEDANCE

When \( V_Q \) is negative-going, the output load impedance approximates the output impedance of the driving circuit. When \( V_Q \) is positive-going, the output load impedance is max. 130 kΩ.

LIMITING VALUES

Current through conducting diode: \( I_{Wc} \) = max. 10 mA  
Voltage between terminals \( P \) and \( W \): max. 30 V.
The unit B8 940 05 contains two identical IA2 transistor inverter amplifier circuits, that constitute an inverting function with an appreciable power amplification between input and output. The unit has especially been designed to amplify the weak output signals originating from a diode gate circuit, whilst it can also be used as a driver for power stages. The transistors used are medium-speed QC47 types or equivalent items.

Frequency range: 0-100 kc/s
Ambient-temperature: -20 to +60 °C
Weight: approx. 21 g.

Application 1: (use as gate amplifier): IA2 after a standard negative (N1) gate, or standard negative (N1) gate followed by a standard positive (P1) gate circuit. In the latter case the P supply terminal of the gate may be left floating.

These standard gate circuits are incorporated in the units B8 930 00 and B8 930 01, respectively in the units B8 930 02 and B8 930 03.

Transistor Conducting
Input current: $I_{W} = \text{min. } 0.3 \text{ mA}$
(under these drive conditions the input voltage will reach a value $V_{Wd} = \text{max. } 1 \text{ V}$)

Transistor Non-Conducting
Input voltage: $V_{W} = \text{min. } 0.2 \text{ V}$
APPLICATION 2: (use as power amplifier): IA2 driven by a grounded emitter stage with a collector resistance of 1 kΩ, connected to the -6 V supply terminal. This driving stage can be a standard IA1 circuit (incorporated in the units B8 940 00 and B8 940 02) or another IA2 circuit with both corresponding -6 V supply terminals connected to the negative supply line. In both cases the collector (Q terminal) of the driving stage is connected directly to the \( W \) terminal of the IA2.

**TRANSISTOR CONDUCTING**

Input current: \(-I_W = \text{min. } 3.7 \text{ mA}^2\)

(under these drive conditions the input voltage will reach a value \(-V_{Wd} = \text{max. } 1.3 \text{ V}\)).

**LIMITING VALUES:**

\[-I_W = \text{max. } 10 \text{ mA}^2\]

\[-V_W = \text{max. } 10 \text{ V}\]

**OUTPUT DATA**

**APPLICATION 1** (see above)

**Transistor conducting:**

Output current \(-I_Q = \text{max. } 5.5 \text{ mA}^2\) \(4)^2\)

\(-I_Q = \text{max. } 3.6 \text{ mA}^2\) \(5)^2\)

\(-I_Q = \text{max. } 0 \text{ mA}^2\) \(6)^2\)

Output voltage \(-V_Q = \text{max. } 0.2 \text{ V}\)

**Transistor non-conducting:**

Output current \(I_Q = \text{max. } 0 \text{ mA}^2\) \(4)^2\)

\(I_Q = \text{max. } 0.49 \text{ mA}^2\) \(5)^2\)

\(I_Q = \text{max. } 1.5 \text{ mA}^2\) \(6)^2\)

Output voltage \(-V_Q = \text{max. } 3.8 \text{ V}\)

**APPLICATION 2** (see above)

**Transistor conducting:**

Output current \(-I_Q = \text{max. } 80 \text{ mA}^2\) \(4)^2\)

\(-I_Q = \text{max. } 74 \text{ mA}^2\) \(6)^2\)

Output voltage \(-V_Q = \text{max. } 0.25 \text{ V}\)

**Transistor non-conducting:**

Output current \(I_Q = \text{max. } 0 \text{ mA}^2\) \(4)^2\)

\(I_Q = \text{max. } 1.5 \text{ mA}^2\) \(6)^2\)

Output voltage \(-V_Q = \text{max. } 3.8 \text{ V}\)

---

1) Use dependent on application.

2) The sign is positive when the current flows towards the circuit.

3) These data only apply to the most adverse working conditions for a combination of units, namely to supply voltages \(V_N = -5.4 \text{ V}\) and \(V_P = +6.6 \text{ V}\). Unless differently specified, all the voltage and current figures quoted represent absolute maximum values.

4) With all \(N\) terminals floating.

5) With terminals N1 or N2 connected to the -6 V supply.

6) With terminals N1 and N3 or N2 and N4 connected to the -6 V supply.
SWITCHING AND DELAY TIMES

For application as a gate amplifier (application 1) the unit is driven from a square-wave voltage source via a standard negative (N1) gate, followed by a standard positive (P1) gate.

UNIT UNLOADED

Rise delay \( t_{rd} = \text{max. } 0.2 \mu s \)
Rise time \( t_r = \text{max. } 1.5 \mu s \)
Fall delay \( t_{fd} = \text{max. } 1 \mu s \)
Fall time \( t_f = \text{max. } 2.5 \mu s \)

OUTPUT IMPEDANCE

Positive-going output voltage \( R_i = 100 \ \Omega \)
Negative-going output voltage \( R_i = 1000 \ \Omega \)

\[ \text{Fig.38.} \]

7) The standard N1 gate is incorporated in the gate units B8 930 00 and B8 930 01, the standard P1 gate is incorporated in the units B8 930 02 and B8 930 03.

8) All N terminals connected to the -6 V supply.
TWIN EMITTER FOLLOWER (2EF2)

The unit B8 940 03 contains two identical EF2 transistor emitter follower circuits that constitute a buffer amplifier function (non-inverting) and is especially to be driven by a negative or positive gate circuit.

Frequency range: 0-100 kc/s
Ambient temperature: -20 to +60°C
Weight: approx. 21 g.

CIRCUIT DATA
Terminal 1 = Q2 = output 2
2 = M2 = clamp diode 2
3 = R2 = diode output 2
4 = W2 = input 2
5 = P = supply +6 V
6 = W1 = input 1
7 = N = supply -6 V
8 = R1 = diode output 1
9 = M1 = clamp diode 1
10 = Q1 = output 1

POWER SUPPLY
Terminal 5: $V_P = +6 \text{ V } \pm 10\%$, $I_P = 3.5$ - $4 \text{ mA}$
7: $V_N = -6 \text{ V } \pm 10\%$, $I_N = 4$ - $12 \text{ mA}$
Nominal value of the current

INPUT SIGNAL DATA ($W$ input)²

DC INPUT:
The unit is to be driven from a standard negative gate $N1^3$ or from a negative-gate-positive gate $N1-P1^3$ sequence.

Limiting values of the input voltage
$-V_W = \text{max.} -V_N$
$V_W = \text{max.} 10 \text{ V}$

Input capacitance: approx. 50 pF

1) The sign is positive when the current flows towards the circuit.
2) These data have been derived from the most adverse working conditions for a combination of units namely to supply voltages $V_N = -5.4 \text{ V}$ and $V_P = +6.6 \text{ V}$. Unless specified otherwise, the voltages and currents quoted represent absolute maximum values.
3) The standard $N1$ gate is incorporated in the gate units B8 930 00 and B8 930 01, the standard $P1$ gate is incorporated in the units B8 930 02 and B8 930 03.
2.EF2

OUTPUT DATA

The unit is designed to drive a grounded emitter transistor directly at the base. By connecting the built-in anti-bottoming diode (D1 or D2) via the \( M \) terminal to the collector of the driven grounded-emitter stage, the hole-storage effects in this stage are avoided. In this way short transients are maintained.

The output signal is normally taken from the \( Q \) terminal. When a flip-flop is to be set or reset by an EF2, normally the \( R \) output is used, the memory property of the flip-flop then being maintained.

In these cases the EF2 output signal can be represented by an equivalent signal source with a given EMF and internal resistance \( R_i \) in series.

EF2 driven by a standard \( N1 \) negative gate:

<table>
<thead>
<tr>
<th>input to the gate</th>
<th>EMF (V)</th>
<th>( R_i ) (( \Omega ))</th>
<th>terminal</th>
<th>output voltage and current</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;negative high&quot;</td>
<td>-2.2</td>
<td>620</td>
<td>( Q )</td>
<td>( V_Q = -0.5 \text{ V} ), ( I_Q = \text{max.} , 2.75 \text{ mA} )</td>
</tr>
<tr>
<td></td>
<td>-2.0</td>
<td>870</td>
<td>( R )</td>
<td>( V_R = -0.5 \text{ V} ), ( I_R = \text{max.} , 1.7 \text{ mA} )</td>
</tr>
<tr>
<td>&quot;negative low&quot;</td>
<td>+0.2</td>
<td>330</td>
<td>( Q )</td>
<td>( V_Q = +0.2 \text{ V} ), ( I_Q = \text{max.} , 0 \text{ mA} )</td>
</tr>
</tbody>
</table>

EF2 driven by a standard \( N1 \) negative gate, followed by a standard \( P1 \) positive gate:

<table>
<thead>
<tr>
<th>input to the gate</th>
<th>EMF (V)</th>
<th>( R_i ) (( \Omega ))</th>
<th>terminal</th>
<th>output voltage and current</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;negative high&quot;</td>
<td>-1.0</td>
<td>600</td>
<td>( Q )</td>
<td>( V_Q = -0.45 \text{ V} ), ( I_Q = \text{max.} , 0.92 \text{ mA} )</td>
</tr>
<tr>
<td></td>
<td>-0.8</td>
<td>850</td>
<td>( R )</td>
<td>( V_R = -0.4 \text{ V} ), ( I_R = \text{max.} , 0.43 \text{ mA} )</td>
</tr>
<tr>
<td>&quot;negative low&quot;</td>
<td>+0.5</td>
<td>330</td>
<td>( Q )</td>
<td>( V_Q = 0.2 \text{ V} ), ( I_Q = \text{max.} , 0.8 \text{ mA} )</td>
</tr>
</tbody>
</table>

SWITCHING AND DELAY TIMES

Below the switching and delay times are given for a standard application of the EF2 circuit; i.e. a square-wave driven \( N1-P1 \) gate sequence\(^2\) driving an OC47 grounded emitter stage via the EF2 on the \( Q \) output. The corresponding \( M \) terminal is connected to the collector of the OC47.

![Fig.41](image)

The switching and delay times are given for two values of the collector current, taken from the OC47 transistor.

- \( I_{C,\text{OC47}} = 6 \text{ mA} \) \( t_{rd} = \text{max.} \, 0.3 \mu \text{s} \)
- \( I_{C,\text{OC47}} = 20 \text{ mA} \) \( t_{rd} = \text{max.} \, 0.3 \mu \text{s} \)
- \( t_r = \text{max.} \, 0.3 \mu \text{s} \)
- \( t_f = \text{max.} \, 0.5 \mu \text{s} \)
- \( t_{f,d} = \text{max.} \, 2.0 \mu \text{s} \)
- \( t_f = \text{max.} \, 3.5 \mu \text{s} \)
- \( t_{f,d} = \text{max.} \, 1.2 \mu \text{s} \)

\(^1\) These data have been derived from the most adverse working conditions for a combination of units namely to supply voltages \( V_N = -5.4 \text{ V} \) and \( V_P = +6.6 \text{ V} \). Unless specified otherwise the voltages and currents quoted represent absolute maximum values.

\(^2\) The standard \( N1 \) gate is incorporated in the gate units B8 930 00 and B8 930 01, the standard \( P1 \) gate is incorporated in the units B8 930 02 and B8 930 03.

\(^3\) The sign is positive when the current flows towards the circuit.
Circuit blocks used in a laboratory set-up.
| Preceding unit or chain of preceding units | Driving unit Type | Output | via | FF1 \((W_1, W_2)\) | IA1 \((W_1)\) | IA2 \((W_2)\) | EF1 \((W)\) | EF2 \((W)\) | PS1 \((W)\) | OS1 \((W)\) | \(N_1\) \((W)\) |
|------------------------------------------|------------------|--------|-----|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| \(N_1\) OA 200                          | IA1              |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | IA2a*)           |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) OA 200                          | IA1              |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | IA2b*            |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) OA 200                          | IA1              |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | IA2b*            |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | EF1              | \(Q\)  |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | EF2              | \(Q\)  |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | PS1              |        |     |                 |             |             |             |             |             |             |             |             |
| \(N_1\) P₁                             | OS1              |        |     |                 |             |             |             |             |             |             |             |             |

\(\text{IA2a} = \text{IA2 with terminals } N_3 \text{ or } N_4 \text{ floating}\)
\(\text{IA2b = IA2 with } N_1 \text{ and } N_3, \text{ or } N_2 \text{ and } N_4 \text{ connected to } V_N\)

\(///\) means: not recommended.
NOTES

**P1.** Unless specified otherwise a P1 may be interposed between two units without great influence upon the loadability. "A" inputs of FF1, FF2 or OS1 cannot be driven from it.

1) Each via a 7.5 kΩ ± 5% resistor, if necessary in series with a diode OA 85, anode to driven unit.

2) Each via an 18 kΩ ± 5% resistor, bypassed by a 330 pF capacitor.

3) Only if the driving unit is driven by an FF1, FF2, PS1 or the Q2 terminal of an OS1.

4) Only if the N1 gate is driven by an FF1, FF2, PS1, the Q2 terminal of OS1, IA1 or IA2 driven by one of these units. The maximum speed is \( \frac{30 \text{ kc/s}}{\text{number of units}} \).

5) Via a diode OA 200, cathode to N1, anode to IA2, and bypassed by a 1500 pF capacitor.

6) Common-emitter stage with a 1 kΩ collector resistor.
Notes on Application

This chapter contains some general and specific remarks on the application of circuit blocks.

FLIP-FLOP

DC INPUT SIGNAL

The flip-flop FF1 can be set and reset on the \( W \) terminals by a negative and positive DC level respectively. Attention should be paid to the \( W \) inputs being directly connected to the transistor base. When driven by a low-impedance source (e.g. the direct output of an emitter-follower or the negative power supply line) the transistor may be seriously overdriven and hence destroyed. The maximum permissible input current should therefore never be exceeded!

If the memory property of the flip-flop has to be maintained, the driving source should have a one-way action on the flip-flop; the source should therefore be connected to the \( W \) terminal by means of a series diode (see under: SET AND RESET CIRCUITS). In order to attain a correct cut-off voltage level for this diode, the emitter-follower units EF 1 and EF 2, which can be used as driving sources for the flip-flop, are provided with a tapped output. The voltage level on the tapping has the required value if the emitter-follower is driven by a "0" (negative low) signal.

The FF 2 circuit block comprises the series diode (\( M_1 \) and \( M_2 \) output terminals).

CASCADING OF FLIP-FLOPS

With \( n \) cascaded flip-flops FF 1 it is possible to construct frequency dividers with a dividend of \( 2^n \). When such a chain of flip-flops is used for counting, the total counting capacity amounts to \( 2^n \) as well.

By using a pulse feedback or gating principle it is possible to skip a given number of counts, so that with \( n \) flip-flops any dividend up to \( 2^n \) can be obtained. When a dividend of \( N \) is required, the minimum number of flip-flops \( (n) \) can be derived from:

\[
2^{n-1} < N \leq 2^n.
\]

Pulse feedback is required when \( N \neq 2^n \), so that \( 2^n - N \) positions are skipped. The value of \( 2^n-N \) gives the indication to which flip-flop in the series the feedback should be applied. In Figs 63 to 68 a few examples are given. The pulse feedback is supplied by the last flip-flop to one or more of the preceding flip-flops.

Care should be taken, that the maximum permissible capacitive load of the flip-flop that supplies the feedback pulse is not exceeded. The maximum capacitive loading of the FF 1 is 2000 pF. If a 1500 pF series capacitor is used in the feedback path, 500 pF is left for external loading on that terminal (equivalent to another flip-flop). If more feedback paths are required, the signal may also be taken from the other (complementary) output terminal.
GATES

GENERAL

As mentioned before, it is immaterial which binary level is denoted by the logic value "0" or by "1", since it has no influence whatsoever on the logic design of a circuit. However, confusion may arise when gate circuits are discussed. Many designers use the words AND and OR for the basic logic functions as well as for the electronic circuits that perform these specific logic operations. The notations AND and OR should, however, be restricted to logic functions, since one gate circuit can perform both the AND and OR function, dependent on the designation of "0" and "1" to the voltage levels used.

For the above reasons the circuit blocks comprising gate circuits are denoted by "NEGATIVE GATE" and "POSITIVE GATE". The negative gate performs the AND function on "negative high" signals and the OR function on "negative low" signals, whilst the positive gate performs the OR function on a "negative high" signal and the AND function on a "negative low" signal (see Table below).

<table>
<thead>
<tr>
<th>Signal value &quot;1&quot; assigned to:</th>
<th>Logic function performed by</th>
<th>Positive gate</th>
<th>Negative gate</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;Negative high&quot; level</td>
<td>OR</td>
<td></td>
<td>AND</td>
</tr>
<tr>
<td>&quot;Negative low&quot; level</td>
<td>AND</td>
<td></td>
<td>OR</td>
</tr>
</tbody>
</table>

GATE SEQUENCE: ALWAYS NEGATIVE GATE - POSITIVE GATE

Technically it is only possible to drive a positive (P) gate by a negative (N) gate. In the system where the negative high signal corresponds to binary "1", the AND-OR sequence is therefore allowed only. This means that every OR-AND combination in the logic diagram should be converted into an AND-OR combination. An example of such a conversion was already given on page 11. It may be convenient to remember that an AND-gate is an OR-gate for the antivalent signal and vice versa. At the outputs of a flip-flop a signal and its complement are simultaneously present, so that no inverter need be used when the signal is taken from a flip-flop.

CASCADEING OF GATES: NO MORE THAN TWO

Cascading of more than two gates must generally be avoided. This is due to a large increase of the load on the driving unit when gates are connected in cascade, so that the signal level shift (signal loss) may amount to impracticable values.

An N-N or P-P gate sequence is generally not allowed; such a sequence can, however, always be replaced by one multiple N or P gate respectively.

After a signal has passed an N-gate or an N-P gate sequence, it must be restored by an inverter amplifier IA2, an emitter-follower EF2 or a pulse shaper PS1.

GATES WITH MULTIPLE INPUTS

In many cases gates with more than three inputs may be required. Such a gate may be composed of any number of 2- or 3-input gates. The following rules should then be observed:

1. Interconnect the Q-outputs.
2. Connect the negative supply N only once for the whole gate, leaving the other terminals N1 or N2 floating.
(3) If the newly composed gate would have more inputs than actually necessary, leave the unused inputs floating.

(4) A P-gate driven by an N-gate may have 25 inputs at maximum.

(5) When part of the number of inputs of an N-gate are at "0" level and the other inputs at "1" level, the supply of the leakage currents of the diodes that are cut-off is distributed over the inputs at zero level. (The maximum of this leakage current is 40 µA for every input in the "1" position.) This may give rise to a considerable increase of the load at these inputs. (See also: Technical Data.)

**POSITIVE GATES**

The same general rules for N-gates also apply to P-gates. It must be noted, however, that, unlike the N-gate, the P-gate may load the driving stage at both binary levels.

The terminals P1 or P2 of the P-gate may be left floating when the following stage is already equipped with a resistor from the input to the positive supply voltage. This is the case with the flip-flop FF1, the one-shot multivibrator OS1 and the inverter-amplifiers IA1 and IA2.

When a P-gate is driven by an N-gate, the number of P-gate inputs may not exceed 25. On the other hand, an N-gate may be loaded by only one P-gate.

**MORE THAN ONE GATE DRIVEN BY MORE THAN ONE FLIP-FLOP**

The Loading Table indicates the number of gates with which the other circuit blocks may be loaded. It should be remembered, however, that an N-gate only presents a "load" if it produces a negative low signal at its output. When several gate inputs carry a negative low signal simultaneously, the load is divided among the driving sources. When a number of gates is driven by a number of flip-flops, it may therefore be allowed to connect each flip-flop to a number of gates greatly exceeding that given in the Loading Table. That is because the effective loading may be far less than the actual number of gates. This must be checked carefully for every possible state of the circuit.

The same applies, as a matter of course, for other driving sources.

**VOLTAGE LEVELS IN GATE CIRCUITS**

Due to the voltage drop across the diodes of the gates, a voltage level shift will occur in every gate, so that the signal, after having passed one or more gates, is no longer in agreement with the level standards of the input signals. In the Loading Table this effect has already been taken into account. When a combination of gates that is not covered by the Loading Table must be used, the following information should be borne in mind:

(1) A germanium diode in an N-gate causes a level shift of -0.1 V to -0.5 V.

(2) A silicon diode in a P-gate causes a level shift of +0.4 V to +1.0 V.

(3) A common emitter stage needs -0.2 V to -0.4 V on its base for the conducting state and approx. +0.2 V for its cut-off state.

(4) The collector-voltage level of a conducting common emitter stage ("0" output) has to be taken as -0.05 to -0.2 V.

---

1) Related to the type of semiconductor as used in the circuit blocks and dependent on the current flowing through the diodes. In calculations on the levels the most unfavourable limit of the values given has to be applied.
CURRENTS IN GATE CIRCUITS

Since the forward resistance of a conducting diode and the input impedance of a common emitter transistor, when driven into the conducting state, is very low, a strong gate current may occur, which may overload or damage the circuit elements.

On the other hand, the generator impedance of an "open" gate is high, resulting sometimes in too low an available driving current for a given stage. When applying other combinations, such as given in the examples below or in the Loading Table, these points have therefore to be investigated.

ONE-SHOT MULTIVIBRATOR OS1

The one-shot multivibrator OS1 is intended to produce a pulse of definite length for providing a time delay. Both a positive and a negative pulse are available at the outputs. It should be noted that at the $Q_2$ terminal the maximum permissible load current is appreciably lower than that at the $Q_1$ terminal, whilst the rise time of the pulse at the $Q_2$ terminal is higher than that at the $Q_1$ terminal.

It is not recommended to use the OS1 for delays that exceed the values given in the graph (see: Technical Data), i.e. longer than 1 msec, since in this case the OS1 is more sensitive to spurious signals induced on the supply line. Moreover, the use of electrolytic capacitors would be required, which are less stable during life and may show a considerable leakage current. For long delays it is therefore recommended to use a frequency divider fed from a fixed frequency, such as the A.C. mains.

When the OS1 is used for long delays the negative supply line should be bypassed close to the unit by a large capacitor.

TRANSIENTS AND DELAY TIMES

Although all circuit blocks function properly in any permitted sequence at frequencies up to 100 kc/s, practical considerations may cause a reduction of this speed. This may happen when the total delay in a chain of cascaded circuits is too long for the specific application. It must be examined on the basis of the switching times and delay times as given under the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.

As a typical example an 8-stage binary counter with flip-flops FF1 will be considered. From the Technical Data it follows, that in this counter a total delay of $8 \cdot (t_{rd} + t_{r}) = 8.8 \mu s$ occurs. If the output signal of the 8th flip-flop should coincide with the input pulse of the counter for at least 2 $\mu s$, it is required for this input pulse to have a duration of minimum $8.8 \mu s + 2 \mu s = 10.8 \mu s$. This requirement reduces the maximum operational frequency in the application at issue to approximately 46 kc/s.

The transients in a loaded switching circuit can be calculated from the Technical Data.
The intrinsic switching times given in these data always apply to the unloaded condition. Generally they remain unaffected under conditions of resistive loading, whereas a capacitive load increases the switching times.

The actual switching time of a loaded circuit can easily be calculated from the equivalent diagrams shown in Fig. 43. The unit can be represented by a step voltage or current source in combination with the internal (output) impedance of the unit. The value of this output impedance is given under the Technical Data of the unit under consideration. The total rise time and fall time of the output voltage are approximately equal to:

\[ t_{r_{tot}} = \sqrt{t_r^2 + (2.2 \tau)^2} \quad \text{and} \quad t_{f_{tot}} = \sqrt{t_f^2 + (2.2 \tau)^2} \]

in which:

\( t_r \) = the intrinsic rise time of the unit,
\( t_f \) = the intrinsic fall time of the unit,
\( \tau \) = the time constant of the load and internal resistance of the unit.

When the load consists of the parallel circuit of a resistive part \( R_l \) and a capacitive part \( C_f \) (which will mostly be the case)

\[ \tau_l = \frac{R_l \cdot R_i}{R_l + R_i} \cdot C_f \]

in which \( R_i \) is the internal resistance of the unit.
Some Practical Circuits

In this section some practical examples are given for the application of circuit blocks. Since most circuit blocks comprise twin units or two separate functional units in certain cases only half the symbol is given.

AMPLIFIER CIRCUITS FOR GATE SIGNALS

**Fig. 44.** $I_{\text{load}} = \text{max. } 5.5 \text{ mA}$.

**Fig. 45.** $I_{\text{load}} = \text{max. } 5.5 \text{ mA}$.

**Fig. 46.** $I_{\text{load}} = \text{max. } 5.5 \text{ mA}$.

**Fig. 47.**

$-V_m = 6 \text{ V } \pm 10\%$

$I_{\text{load}} = \text{max. } 22 \text{ mA}$

$R_{\text{load}} = \text{min. } 290 \Omega \pm 10\%$

$-V_m = 12 \text{ V } \pm 15\%$

$I_{\text{load}} = \text{max. } 20 \text{ mA}$

$R_{\text{load}} = \text{min. } 560 \Omega \pm 10\%$

*) In case of inductive loading.
In the circuits of Fig.47 and 48 the output transistor OC 47 can be replaced by the EF1 circuit, as follows.

POWER OUTPUT CIRCUITS

*) In case of inductive loading.

1) At nominal supply voltages.

2) All N terminals of the IA2 connected to the -6 V supply.
If there is a preference to use an output transistor ASZ 17 or ASZ 18 instead of the ASZ 16, the stated maximum load current \( I_{load} \) and the output power \( W_o \) have to be multiplied by 0.55 and the minimum load resistance \( R_{load} \) by 1.8.

The output stage must be driven from an OC 47/ASZ 12 or a special EF1 circuit as given under Figs 47, 48 and 49 at \( V_m = -24 \) V. At \( V_m = -12 \) V only the driving circuit of Figs 48 and 49 can be used.

An alternative driver circuit for the power stage of Fig.53 can be made as follows (valid for \( V_m = -12 \) V or -24 V).

*) In case of inductive loading.

1) At nominal supply voltages.

2) Nominal value.
SET AND RESET CIRCUITS

A system in which flip-flops are used, often requires a means for setting or resetting. This can be realised as indicated in the figures below.

![Diagram of SET and RESET CIRCUITS]

**Fig. 55.**

Input signal for resetting: "1" (negative high)
Driving unit: FF1, IA1, IA2, OS1 or PS1
Maximum number of flip-flops: 1

![Diagram of SET and RESET CIRCUITS]

**Fig. 56.**

Input signal for resetting: "1" (negative high)
Driving unit: N-gate or N-P gate sequence
Maximum number of flip-flops: 1

When a large number of flip-flops has to be controlled, the following arrangement can be used.

![Diagram of SET and RESET CIRCUITS]

**Fig. 57.**

The circuit of Fig. 57 can be driven by the following circuits (Figs 58, 59, 60 and 61).
Driving unit | $R_1$ ($\pm 5\%$) | Max. number of flip-flops
---|---|---
FF1, IA1, IA2, OS1, PSI | 68 | 50
N-gate | 75 | 45
N-P gate sequence | 200 | 12

(Desired operation only.)

Input signal for resetting: "0" (negative low).
Driving unit: FF1, IA1, IA2, OS1 or PSI.
Maximum number of flip-flops: 50.

Input signal for resetting: "1" (negative high).
Driving unit: FF1, IA1, IA2, OS1 or PSI.
Maximum number of flip-flops: 50.

Input signal for resetting: 1 (negative high)
Driving unit: $N$-gate or $N$-$P$ gate sequence or FF1, IA1, IA2, OS1 or PSI via a resistor of 5.6 $\Omega$ shunted by a capacitor of 470 pF
Maximum number of flip-flops: 50.
A simple circuit for resetting flip-flops by a flip-flop FF1 is given in the figure below.

![Diagram of a simple circuit for resetting flip-flops](image)

Fig. 62.

Resetting takes place on a positive voltage step at the Q terminal of the driving flip-flop. To this terminal an additional capacitive load of maximum 500 pF may be connected.

**SCALERS**

![Diagram of scalers](image)

Fig. 63. Scaler of 16. (Binary counter with 4 flip-flops.)

Fig. 64. Scaler of 3.

Fig. 65. Scaler of 5.

Fig. 66. Scaler of 6.
Fig. 67. Scaler of 10 (decimal counter).

Fig. 68. Scaler of 12.

Fig. 69. Time code frequency divider.

MULTIPLE-INPUT GATES.

Fig. 70. 6-input N-gate, composed of one 2.3N1.

Fig. 71. 8-input N-gate, composed of one 2.3N1.

Fig. 72. 10-input N-gate, composed of one 2.3N1 and one 2.3N1.

Fig. 73. 11-input N-gate, composed of two 2.3N1's.

Fig. 74. 8-input N-gate, composed of one 2.3N1 and half a 2.2N1.
Fig. 75. A count of $h$ in the decimal counter produces a "1" signal at the output $n$ at the right. All $N$, $E$ and $P$ terminals of the flip-flops should be connected to the corresponding supply lines.
Preset Counters

Fig. 76. General purpose circuit. An output voltage is produced when the decimal counter stores the number chosen by means of the 10-position 4-wafer switch. The circuit may also be used for the determination of a time interval by counting cycles of an alternating voltage, e.g. the mains.

Fig. 77. Simplified circuit for special applications. An output signal is produced when the decimal counter has reached the number chosen by means of the 10-position 3-wafer switch. When this number is exceeded the output signal may stay or recur. This phenomenon makes the circuit only useful for those applications in which these spurious signals do not interfere.
Fig. 78. When the counter consists of several decades, it may be preselected by as many 10-position switches. The gates are combined to one gate. The circuit may also be of the 3-wafer switch type, as shown in Fig. 77.
Fig. 79. Preset counter with multiple programmes. More than one set of switches and gates may be connected to the same counter. Every output gives a signal when the counter has reached the number set by its associated switches. The switches may be of the 3 or 4-wafer type.
Mounting the Circuit Blocks

Since the mounting position of circuit blocks is arbitrary, mounting can be done in various ways. The commonest method is to solder the terminals onto a printed-wiring board with the circuit blocks lying flat on the non-printed side of the board, as shown in Fig. 80.

Soldering can be done either by means of a soldering iron or, specially when large numbers of printed-wiring boards are concerned, by dip-soldering.

The way of mounting as in Fig. 80 has the advantage, that a circuit block can easily be removed by cutting the terminal wires. If a new unit must be mounted in its place, the terminals can be soldered to the wire-ends remaining on the board. The wire ends can also be removed by unsoldering, but great care should then be taken to avoid overheating of the board.

LARGER BUILDING BRICKS

By proper arrangement of circuit blocks on a printed-wiring board, functional elements of a higher order than those inherent in a circuit block can be constructed. A decimal counter or a complete register can be built up in this way. When such an assembly is made pluggable, the thus formed "building brick" can be made easily interchangeable.

The question arises, what number of circuit blocks should be mounted on one printed-wiring board, or in other words; how comprehensive such a building brick should be. No general answer can be given to this question, since it largely depends on system requirements of a non-electronic nature.
For large equipment the main object will mostly be to have a limited number of types of building bricks for reasons of service. Large computers are generally built up from only a few types of building bricks, a maximum circuit complexity of, say, two flip-flops and one gate being used. In such a case more than 80% of the equipment can be made up of e.g. 8-10 different types of building brick.

For prototypes or laboratory equipment it may be advantageous to mount the circuit blocks on the experimenter’s printed-wiring board (Fig.81) or on the universal printed-wiring board (Fig.83). For smaller series-manufactured equipment it may be convenient to combine a comparatively large number of circuit blocks on one large printed-wiring board, so that only a small number of these boards is required. This may lead to low-cost manufacture and to simple maintenance.

In each individual case an optimum should be chosen between the two extremes:

1. a number of circuit blocks mounted on a printed-wiring board with only input, output and supply lines externally accessible and all logic interconnections printed on the board,

2. a versatile unit, consisting of a number of basic functions arranged merely as a matter of convenience, all logic connections being made outside the printed-wiring board.

In very simple applications it may even be undesirable to use printed-wiring boards at all, because wire-wrapping or direct soldering onto the terminals is preferred.

MOUNTING COMPONENTS

EXPERIMENTER’S PRINTED-WIRING BOARD

Fig.81 shows the front and rear side of the experimenter’s printed-wiring board measuring 196 mm x 396 mm x 1.5 mm. It has plated contacts that match the FO42 printed-wiring connectors of the standard maximum length with 35 contacts. Two types of this printed-wiring board are available, type number, P8 900 79 with one-sided contacts and type number P8 900 89 with double-sided contacts. Depending on the requirements, the board can be sawn to any size.

Fig.81. Front and rear view of the experimenter’s printed-wiring board.
A photograph of a contact block is shown in Fig.84.

The thickness of the printed-wiring boards with the mounted circuit blocks allows the contact blocks to be placed closely together, so that a compact arrangement can be obtained. Fig.85 shows a detail of such an assembly. In this application both ends of the contact blocks are locked in a frame, of which the dimensions are indicated in Fig.86.

Fig.85. Assembly of contact blocks in a frame with some printed-wiring boards inserted.

Fig.86. Dimensional drawing of the frame in Fig.85. The dimension p depends on the number of contact blocks.
SIDE-BY-SIDE MOUNTING OF CIRCUIT BLOCKS

Another method of mounting circuit blocks consists in mounting them side-by-side, as shown in Fig. 87. The terminals of the blocks are provided with V-shaped bends, which facilitate their interconnection by means of wires. The blocks can be removed by mere unsoldering.

Fig. 87. Circuit blocks mounted side-by-side.
Some Applications of Circuit Blocks

DIGITAL COMPUTER

GENERAL DATA

This laboratory model of a small transistorized computer, shown in Fig. 88, is designed for bookkeeping and invoicing purposes. An electric typewriter is used as input and output unit; it enables numbers to be introduced by hand and types out the results of the arithmetical operations carried out by the computer. Programming is performed by a plugging panel, which has been made interchangeable.

Fig. 88. Laboratory model of a digital computer equipped with circuit blocks.
The computer operates in the decimal numerical system with the excess-3 code in the internal organisation. The (fixed) decimal point can be placed in any arbitrary position beforehand.

The arithmetic unit comprises a shift register and an adder in which the digits of a number are introduced one by one (serial operation). The computer can handle 16 numbers of 16 digits each, the sign digit included.

Various types of circuit block are used in the computer. They are mounted on printed-wiring boards, which are plugged into corresponding contact blocks. The additional circuit elements, with the exception of the power supply unit, are also mounted on these printed-wiring boards. The whole assembly is mounted in a cabinet which measures 810 mm x 585 mm x 232 mm. As can be seen from Fig.88 the cabinet has five compartments; the lower four house the printed-wiring boards, whilst the power supply unit is mounted in the top compartment.

**BLOCK DIAGRAM**

The simplified diagram, which is shown in Fig.89, comprises the functional elements of the computer. The decimal shift register consists of 4 binary registers in parallel, each built up of 16 flip-flops FF2\(^1\)). Each four corresponding flip-flops of the binary registers form the location of the bits of one decimal digit. On the command of a shifting pulse the bits in all four registers are shifted one position to the right. The levels of the four flip-flops in the utmost right-hand position of the register are applied to one input of the adder, whilst the contents of the adder output are introduced in the extreme left register location. By applying the bits of another number to the second input of the adder, two numbers are added. Obviously multiplication can be accomplished by repeating this procedure as many times as required for each power of 10.

\(^1\) Special type of flip-flop, designed for use in shift registers. This unit will shortly be made available.
The (decimal) adder, which determines the sum digit and the carry digit as the result of the addition of two digits, is composed of a number of binary adders and an inverter (see Fig.90). The binary adders are in their turn made up of AND gates, OR gates and inverters as shown in Fig.91. Circuit blocks are used for this purpose.

![Figure 90: Block diagram of the decimal adder.]

The memory comprises magnetic cores as memory elements. Four matrix planes of 16 x 16 cores are needed for the storage of the 16 numbers of 16 digits each. The memory register, in which the contents of a selected memory location appear after reading out, is composed of four flip-flops FF1. Both the number selector and the digit selector consist of four flip-flops FF1 so connected as to form a binary counter.

The same applies to the digit-counter (dc) and the multiplier counter (mc), which perform a memory function during the arithmetical operations.

![Figure 91: Block diagram of the binary adder.]

The units, denoted by r, c in Fig.89, allow the passage of the bits of a decimal digit themselves or their complements. The units are built up of eight AND-gates with two inputs each (four circuit blocks 2.2 N1) and are controlled by the sign flip-flop sff.

All types of circuit block (except type FF2, which was exclusively designed for shift-registers) are used in the control unit, which establishes the various connections required for carrying out the programme under consideration.
NUMBER AND TYPES OF CIRCUIT BLOCKS

The computer contains 650 circuit blocks, specified as follows:

<table>
<thead>
<tr>
<th>Type of circuit block</th>
<th>Number of C.b.'s</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.2N1</td>
<td>99</td>
</tr>
<tr>
<td>2.3N1</td>
<td>213</td>
</tr>
<tr>
<td>2.2P1</td>
<td>39</td>
</tr>
<tr>
<td>2 EF1</td>
<td>123</td>
</tr>
<tr>
<td>2 IA1</td>
<td>17</td>
</tr>
<tr>
<td>EF1/IA1</td>
<td>22</td>
</tr>
<tr>
<td>FF2</td>
<td>65</td>
</tr>
<tr>
<td>FF1</td>
<td>57</td>
</tr>
<tr>
<td>OS1</td>
<td>15</td>
</tr>
<tr>
<td>Total</td>
<td>650</td>
</tr>
</tbody>
</table>

DIGITAL VOLTmeter

With the aid of the digital voltmeter, of which Fig.92 is a photograph, direct voltages down to 10 μV can be measured and displayed in digital form by three decade indicator tubes Z 510 M. The input impedance of this precision instrument is 1 MΩ/V, whilst the accuracy is 0.5 % ± 1 in the less significant position. The meter has three ranges, viz. 9.99 mV, 99.9 mV and 999 mV.

Fig.92. Photograph of the digital voltmeter.

Fig.93 shows the block diagram of the meter. Via the measuring range switch the voltage to be measured is applied to a stage in which it is compared to a variable reference voltage. The latter voltage is increased step by step (each step having
the value of a binary digit) up till the moment the difference voltage from the comparator stage is zero. To achieve this, the output voltage of the comparator is applied to a discriminator (via a d.c. - a.c. converter and an a.c. amplifier), which controls the value of the reference voltage. This is arranged in a digital-to-analogue converter consisting of a ladder network which is composed of precision resistors.

![Block diagram of the voltmeter.](image)

When the reference voltage has increased so far that it equals the input voltage, it is applied to a de-coding network, which controls the decimal indicator tubes. From the photograph of Fig.92 it can be seen, that the circuit blocks and other components are mounted on (vertical) printed-wiring boards. On the front panel the three indicator tubes, the mains switch, the measuring range switch and the input receptacle can be distinguished. The supply unit is mounted at the rear. The power consumption of the apparatus is 60 W, the dimensions of the cabinet are 197 mm x 139 mm x 450 mm and its weight is 8.8 kg.

AUTOMATIC CONTROL OF A HYDRAULIC PRESS

During the manufacture of mass products use is made of a hydraulic press, in which the material is pressed into the required shape and consistence. The press, schematically shown in Fig.94, consists mainly of a mould and two dies, either

![Schematic drawing of the hydraulic press.](image)
Fig. 95. Part of the press with the electronic circuit.
of which is connected to a plunger of the hydraulic system. In the figure both dies are drawn in their upper positions. The upper die rests on the mould when in its lower position.

PROGRAMME

During the pressing process several valves and switches must be operated according to a specified programme. In principle they could be operated purely mechanically, but since the press is used for various kinds of products, electronic control is to be preferred with a view to greater versatility.

In the time diagram of Fig.96 the various phases of a complete cycle of the pressing process are indicated. The diagram shows the intervals during which the valves and switches are activated. In the lower part of the figure the corresponding positions of the dies are shown.

<table>
<thead>
<tr>
<th>Phase</th>
<th>I</th>
<th>II</th>
<th>III</th>
<th>IV</th>
</tr>
</thead>
<tbody>
<tr>
<td>Upper plunger</td>
<td>Up</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Down</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lower plunger</td>
<td>Up</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Down</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Fig.96. Time diagram of the press.

The phases are initiated by a control unit, made up of a logic circuit. The latter is, in turn, controlled by the switches $A$, $A'$ and $B$, $B'$ that are operated by the dies in their upper and lower positions, and by a timing circuit.

The duration of the phases I and IV is determined by the oil pressure on the plungers, that of the phases II and III by the timing circuit. The complete cycle is started by manually operated switches.

ELECTRONIC CONTROL

Both the logic circuit and the timing circuit consist of circuit blocks, namely gates and flip-flops respectively. The latter are so arranged as to form a frequency divider driven by clock pulses derived from the 50 c/s mains. To achieve a variable time diagram, the timing circuit can be pre-adjusted by means of a plugging panel. Power transistors type OC 29 energise the magnetic valves that command the oil pressure on the plungers.

Fig.95 is a photograph of the press with the electronic control circuit mounted onto it.

Owing to the electronic control, the programme can easily be extended (e.g. the application of multiple dies).
cut-away view of a circuit block

- Numbering of leads and colour coding simplifies assembly and service
- Connecting leads can be soldered to printed-wiring boards or other wiring system
- Synthetic-resin case provides complete protection against humidity and mechanical damage in transit or handling
- High-quality components, compactly mounted, effect considerable saving of space in equipment
- Sealing compound excludes moisture *)
- Potting compound gives full protection against shock and vibration, thus increasing the reliability of soldered joints and of components
- Printed-wiring board with plated-through holes ensures reliable joints due to large area of soldered contacts

*) The units will withstand the corrosion, temperature cycle and accelerated humidity test specified in MIL-STD-202, and the BCMT prolonged humidity test.
In Fig. 82 an example is given of the use of the experimenter's printed-wiring board with circuit blocks. The connections at the rear side are made by insulated wires.

![Fig. 82. Rear side of an experimenter's printed wiring board with circuit blocks mounted on it.]

**UNIVERSAL PRINTED-WIRING BOARD**

For a more advanced design a "universal printed-wiring board", type number P8 900 91.2, is available. This board is provided with a standard pattern, which allows the mounting of 6 circuit blocks, whilst the required connections can be made by wire "jumpers" (see Fig. 83).

![Fig. 83. Circuit blocks mounted on the universal printed-wiring board.]

**CONTACT BLOCK FO42 FOR PLUG-IN PRINTED CIRCUITS**

Both the experimenter's printed-wiring board and the universal printed-wiring board match the FO42 contact block, which is provided with one or two rows of gold- or silver-plated spring contacts, to receive printed wiring boards with single-ended and double-sided contacts respectively. The contact blocks can be made in any desired length, with up to 70 contact springs.
<table>
<thead>
<tr>
<th>Chain of driving units</th>
<th>max. number of driven units</th>
</tr>
</thead>
<tbody>
<tr>
<td>first</td>
<td>second</td>
</tr>
<tr>
<td>in type</td>
<td>out type</td>
</tr>
<tr>
<td>FF1</td>
<td>Q</td>
</tr>
<tr>
<td>FF2</td>
<td>Q</td>
</tr>
<tr>
<td>FS1</td>
<td>Q</td>
</tr>
<tr>
<td>IA1</td>
<td>Q</td>
</tr>
<tr>
<td>IA2</td>
<td>Q</td>
</tr>
<tr>
<td>EF1</td>
<td>Q</td>
</tr>
<tr>
<td>EF2</td>
<td>Q</td>
</tr>
<tr>
<td>OS1</td>
<td>Q</td>
</tr>
<tr>
<td>AND</td>
<td>Q</td>
</tr>
<tr>
<td>OR</td>
<td>Q</td>
</tr>
</tbody>
</table>

NOT ALLOWED

NOT REQUIRED
Notes to the loading table

1) Each via the following circuit:

2) Only if the chain of driving units is driven by a FF1-2, PS1 or OS1 (Q output).

3) With OA 47 diode connected between W and Q of the EF1, cathode to Q.

4) In this connection the flip-flop is controlled directly by the emitter follower. The state of the flip-flop depends on the EF2 input level.

5) Only if the AND gate is driven by a FF1-2, PS1, OS1 (Q output) or a suitably driven IA1-2 (see under 2)). The max. speed is

\[
\text{max. speed} = 30 \text{ kc/s} \times \frac{30 \text{ kc/s}}{\text{number of driven units}}
\]

6) Each via the following circuit:

7) Inputs of a single gate driven by the same unit count as one input.

8) Via a 7.5 kΩ ± 5% resistor.

9) With a 470Ω ± 5% resistor between Q and the negative supply.

10) With a 180Ω ± 5% resistor between Q and the negative supply.

11) The number of units that an OR gate can drive is equal to the number that the unit driving the OR gate can drive directly under the circumstances given in the LOADING TABLE.

12) One OR gate can be applied between the "last driving" unit output and the DC input of a FF1, FF2, EF1, EF2, IA1 or IA2 (W' input) in all combinations given in this LOADING TABLE.

13) Conn. A of the EF2 must be connected to Q of the IA2.
1) Electrical Circuit

![Circuit Diagram]

- $R_1, R_2$: 1.6 kohm ± 10%, 6 mW
- $R_3$: 8.2 kohm ± 10%, 2 mW
- $R_4$: 10 kohm ± 10%, 3.5 mW
- $R_5$: 1 kohm ± 10%, 4 mW
- $R_6$: 6.8 kohm ± 10%, 0.6 mW
- $R_7$: 22 kohm ± 10%, 1.5 mW
- $R_8$: 2.2 kohm ± 10%, 6 mW
- $C_1$: 220 pF, ± 20%
- $C_2$: 330 pF, ± 30%

$T_1, T_2, T_3$: 06-47

For reliable working, the values of the components must be between the limits stated above.

Code number: 27 727 05
1) **Electrical Circuit**

![Diagram of electrical circuit]

R<sub>1</sub>, R<sub>2</sub> 12 kohm ± 15 % 3 mV

D<sub>1</sub>-D<sub>6</sub> OA-95 norm. spec.

For reliable working the values of the components must be between the limits stated above.
1) Electrical Circuit:

```
10
\|  
C 8 6 \  
|  | \  
R 1  4 5 
\|  
C3 = \  
R3  R4 \  
T1 \  
R5 \  
D2 \  
R6 \  
C2 \  
T2 \  
R1, R2  1 kohm + 10% 36 mW
R3  5.5 kohm + 10% 6 mW
R4  12 kohm + 10% 3 mW
R5  39 kohm + 10% 1 mW
R6  1 kohm + 10% 3 mW
C1  220 pF + 10% 30 V
C2  560 pF + 10% 30 V
C3  470 pF + 20% 30 V
D1, D2  OA-95 norm. spec.
T1, T2  06-46 norm. spec.
```

For reliable working the values of the components should be between the limits stated above.

Code number: 2P 727 03
1) Electrical Circuit

For reliable working, the values of the components must be between the limits stated above.

Code number: 2P 727 01
1) Electrical Circuit

For reliable working the values of the components must be between the limits stated above.

Component | Value
--- | ---
$R_1$, $R_2$ | 1 kOhm + 10% 36 mW
$R_3$, $R_4$ | 5.6 kOhm + 10% 6 mW
$R_5$, $R_6$ | 39 kOhm + 10% 1 mW
$R_7$, $R_8$ | 12 kOhm + 10% 3 mW
$C_1$, $C_2$ | 470 pF + 20% 30 V
$C_3$, $C_4$ | 560 pF - 20% 30 V
$D_1$, $D_2$ | OA-95 Normal spec.
$D_3$, $D_4$ | OC-46 Normal spec.

Coderumber 2P 727 06
1) Electrical Circuit

[Diagram of electrical circuit with components labeled]

Code number: 2P 727 07
1) Electrical Circuit

\[ \begin{align*}
T_1, T_2 & : 06-47 \quad \text{Normal spec.} \\
R_1, R_2 & : 330 \text{ ohm} \pm 15\% \quad 65 \text{ mW} \\
R_3, R_4 & : 1.5 \text{ kohm} \pm 15\% \quad 100 \text{ mW}
\end{align*} \]

For reliable working the values of the components must be between the limits stated above.
1) Electrical Circuit

P₁, P₂ 4.7 kohm ± 10% 30 mW
T₁, T₂ OC 47 Normal spec.
T₃, T₄ OC 139 Normal spec.

For reliable working the values of the components should be between the limits stated above.

Code number: 2F 604 91
1) **Electrical Circuit**

![Electrical Circuit Diagram]

- $R_1$, $R_2$ : 1.0 kohm $\pm 10\%$ 36 mW
- $R_3$, $R_4$ : 6.8 kohm $\pm 10\%$ 6 mW
- $R_5$, $R_6$ : 52 kohm $\pm 10\%$ 1 mW
- $C_1$, $C_2$ : 470 pF $\pm 20\%$ 30 V
- $T_1$, $T_2$ : OC-47 Normal spec.

For reliable working the values of the components must be between the limits stated above.

*Code number: 2F 727.02*
1) **Electrical Circuit**

```
\[\begin{array}{c}
R_1, R_2 & 6.8 \text{ kohm} \pm 10\% & 6 \text{ mW} \\
D_1 - D_9 & OA 95 & \text{Normal spec.} \\
\end{array}\]
```

For reliable working the values of the components should be between the limits stated above.

Code number: 2P 604 90